Memory cell DC characterization apparatus and method

Static information storage and retrieval – Read/write circuit – Plural use of terminal

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

36518902, 36518519, 365156, G11C 1604

Patent

active

059368926

ABSTRACT:
A memory array test and characterization capability is disclosed which allows DC characterization of the memory cells, the bit lines, and the sense amplifiers. A row decoder is provided which includes a static wordline select signal to disable self-resetting logic within the row decoder and allow the word line to remain active for a user-controlled length of time. An analog wordline drive capability allows the active wordline to be driven to a user-controllable analog level. Direct access to a pair of bitlines is provided by a multiplexer which is statically decoded to couple a pair of isolated terminals to the respective bitlines within the decoded column. This allows DC voltage levels to be impressed upon each of the two bitlines within the decoded column and/or the two bitline currents to be sensed. A separate power connection is provided for the memory array which allows operating the memory array at a different power supply voltage than the remainder of the circuit. By utilizing one or more of these features together, several tests of the memory array may be performed, including characterizing the DC transfer function of the memory cells, the standby power of the memory array, the static noise margin of the memory cells, the alpha particle susceptibility of the memory cells as a function of memory cell supply voltage, the offset voltage of bitline sense amplifiers, and others.

REFERENCES:
patent: 4975877 (1990-12-01), Bell
patent: 5276647 (1994-01-01), Matsui et al.
patent: 5422852 (1995-06-01), Houston et al.
patent: 5463585 (1995-10-01), Sanada
patent: 5517448 (1996-05-01), Liu
patent: 5748533 (1998-05-01), Dunlap et al.
Sharma, A., "Semiconductor Memories: Technology, Testing, and Reliability," IEEE Solid-State Circuits Council, IEEE Press, New York, NY, 1997, pp. 222-247.
Seevinck, E., et al., "Static-Noise Margin Analysis of MOS SRAM Cells," IEEE Journal of Solid-State Circuits, vol. sc-22, No. 5, Oct. 1987, pp. 748-754.
Hall, E., et al., "A Structured Approach for Failure Analysis of a 256K BiCMOS SRAM," ISTFA International Symposium for Testing and Failure Analysis; Conference Proceedings; ASM Int., Materials Park, OH, Nov. 1989, pp. 167-176.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Memory cell DC characterization apparatus and method does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Memory cell DC characterization apparatus and method, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory cell DC characterization apparatus and method will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1126506

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.