Static information storage and retrieval – Read/write circuit – Erase
Patent
1997-07-30
1998-07-21
Fears, Terrell W.
Static information storage and retrieval
Read/write circuit
Erase
36518901, 36523001, G11C 1300
Patent
active
057843279
ABSTRACT:
The invention enables random read and write operations into cells in an array of a memory device. It includes a decoding scheme wherein the memory chip has a row address bit which is used for the row decoding also participates (in some embodiments) in the column and bit-line decoding process.
The data is routed to and from the alongated bit-line by a selector at one bit-line end and/or by a separate selector at the other end of the same bit-line. This is accomplished by address circuitry and column selection circuitry. Data is read out and processed by a signal processing means such as a sense amplifier and/or data buffer.
In some embodiments such as flash EEPROM device, programming voltage VPP is applied to the bit-line only through the selector at one end of the bit-line.
REFERENCES:
patent: 3934233 (1976-01-01), Fisher et al.
patent: 4247920 (1981-01-01), Springer et al.
patent: 4314362 (1982-02-01), Klaas et al.
patent: 4318188 (1982-03-01), Hoffman
patent: 4368988 (1983-01-01), Tahara et al.
patent: 4571708 (1986-02-01), Davis
patent: 4627027 (1986-12-01), Rai et al.
patent: 4651305 (1987-03-01), Davis
patent: 4763299 (1988-08-01), Hazani
patent: 4811301 (1989-03-01), Houston
patent: 4845538 (1989-07-01), Hazani
patent: 4849937 (1989-07-01), Yoshimoto
patent: 5016216 (1991-05-01), Ali
T.C. Ong, et al., "The EEPROM as an Analog Memory Device", IEEE Trans. On. Electron Devices, vol. 36, No. 9, Sep. 1989.
B. Ashmore, et al., "A 20nS 1Mb CMOS BurstMode EPROM", Digest of ISSCC-1989, Feb. 15, 1989, pp. 40-41.
S. Hisano, et al., "A Complete Single Supply CMOS 12 Bit DAC", IEEE Digest of ICCC-1989, pp. 6.6.1-6.6.4.
A. Cremonesi, et al., "An 8-bit Two-Step Flash A/D Converter for Video Application", IEEE Digest of CICC, pp. 6.3.1-6.3.4.
LandOfFree
Memory cell array selection circuits does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Memory cell array selection circuits, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory cell array selection circuits will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1653605