Memory array architecture, method of operating a dynamic...

Static information storage and retrieval – Systems using particular element – Capacitors

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S205000, C365S203000, C365S202000

Reexamination Certificate

active

06246604

ABSTRACT:

TECHNICAL FIELD
The invention relates to memory devices. More particularly, the invention relates to memory array architectures and to dynamic cell plate sensing.
BACKGROUND OF THE INVENTION
A DRAM memory cell includes a MOS access transistor and a storage capacitor. The access transistor is located between the memory cell capacitor and a digit line. The digit line is coupled to a plurality of memory cell transistors. Typically, either metal or polysilicon is used to form the digit line. The memory cell holds one bit of binary information, as stored electric charge in the cell capacitor. Given a bias voltage of Vcc/2 on the capacitor's common node, a logical one is represented by +Vcc/2 volts across the capacitor and a logical zero is represented by −Vcc/2 volts across the capacitor.
The access transistor has a gate coupled to a word line. The word line is coupled to a plurality of memory cells, and is an extended segment of the same polysilicon used to form the access transistor's gate. The word line is physically orthogonal to the digit line.
Digit lines are typically fabricated as pairs. The digit lines are initially equilibrated at Vcc/2 volts, and all word lines are initially at zero volts, which turns off the memory cell access transistors. To read a memory cell, its word line transitions to a voltage that is at least one transistor Vth above Vcc. This elevated word line voltage level is referred to as Vccp or Vpp. When the word line voltage exceeds one Vth above the digit line equilibrate voltage (Vcc/2) and the memory cell access transistor turns on, the memory cell capacitor begins to discharge onto a digit line. Reading or accessing a memory cell results in charge being shared between the memory cell capacitor and the digit line capacitance. This sharing of charge causes the digit line voltage to either increase for a stored logic one or decrease for a stored logic zero. Ideally, the access will only modify the active digit line, leaving its complement digit line unaltered. Thus, differential voltage develops between the two digit lines.
After the cell access is complete, a sensing operation is performed by a differential sense amplifier. The sense amplifier typically includes a cross-coupled PMOS transistor pair and a cross-coupled NMOS transistor pair. A signal voltage develops between the digit line pair when the memory cell access occurs. While one digit line contains charge from the cell access, the other digit line serves as a reference for the sensing operation. The sense amplifier firing generally occurs sequentially rather than concurrently. The N-sense-amp fires first and the P-sense-amp second.
In another memory architecture, a common plate of the array of memory cell capacitors is used as a reference for the sense amplifier circuitry. In this type of architecture, the common plate is held at a predetermined voltage during operation.
The invention relates most particularly to memory architectures of a type having individual cell plate lines instead of the type where the cell plate line is the upper contact of the memory cell capacitor and all upper contacts are tied together on cell poly.
Attention is directed to the following patents, which describe dynamic cell plate sensing and which are incorporated herein by reference: U.S. Pat. No. 5,862,072 to Raad et al.; U.S. Pat. No. 5,862,089 to Raad et al.; and U.S. Pat. No. 5,821,895 to Manning. Attention is also directed to U.S. Pat. No. 5,841,691 to Fink, which relates to cell plate generators, and which is incorporated herein by reference.
Two problems exist in the individual plate line architecture. First, if both the bit line and the plate line were latched by a common sense amp, adjacent un-accessed storage cells can be corrupted. Specifically, a zero in an un-accessed storage cell could be coupled down to −DVC
2
. This would then turn on the access device of the un-accessed storage cell thereby leaking the zero up. Another problem which can occur in this type of architecture, is that the digit line and the plate line, upon firing of a word line, will move in opposite directions and thereby place, if allowed to, a full Vcc across the memory cell. This undesirably places a full Vcc across the nitride which serves as the cell dielectric. This can lead to breakdown and other problems which render the device inoperative.
SUMMARY OF THE INVENTION
The invention provides a method of operating a dynamic random access memory. One method includes turning on one equilibration transistor, while another equilibration transistor is off, so that a plate line equilibrates to a voltage defined by an equilibration voltage source during accessing of a memory cell.
One aspect of the invention provides a dynamic random access memory. The dynamic random access memory includes a plate line, a digit line, and a memory cell selectively coupled between the digit line and the plate line. Sense circuitry is selectively coupled to the memory cell to read the memory cell. The sense circuitry is capable of applying a first voltage from the plate line to the digit line. Equilibration circuitry selectively couples the plate line to an equilibration voltage less than the first voltage and selectively couples the digit line to the equilibration voltage. Control circuitry is configured to cause the equilibration circuitry to couple the plate line to the equilibration voltage while the memory cell is being accessed.
Another aspect of the invention provides a method of manufacturing a dynamic random access memory. The method includes providing control circuitry configured to turn on the first and second equilibration transistors to couple the digit line and plate line to the equilibration voltage source; turn off the first and second equilibration transistors, causing the digit line and plate line to float; turn on the access transistor; read the memory cell with the sense circuitry by determining the amount of charge on the capacitor; and turn on the second equilibration transistor, while the first equilibration transistor is off, so that the plate line equilibrates to the voltage defined by the equilibration voltage source.


REFERENCES:
patent: 5610868 (1997-03-01), Inaba et al.
patent: 5831895 (1998-11-01), Manning
patent: 5841691 (1998-11-01), Fink
patent: 5862072 (1999-01-01), Raad et al.
patent: 5862089 (1999-01-01), Raad et al.
patent: 6094391 (2000-07-01), Pinney
patent: 6141270 (2000-10-01), Casper

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Memory array architecture, method of operating a dynamic... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Memory array architecture, method of operating a dynamic..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory array architecture, method of operating a dynamic... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2460188

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.