Electrical computers and digital processing systems: memory – Storage accessing and control – Hierarchical memories
Reexamination Certificate
2007-11-13
2007-11-13
Sough, Hyung (Department: 2188)
Electrical computers and digital processing systems: memory
Storage accessing and control
Hierarchical memories
C711S156000, C703S026000, C703S027000, C712S022000, C712S024000
Reexamination Certificate
active
10992436
ABSTRACT:
Disclosed is an apparatus, method, and program product that provides atomic, multi-word load support without incurring additional memory utilization. A double-word is atomically loaded without the use of one or more additional fields and without a lock. An invalidity marker is used in connection with a cache miss time to ascertain whether a loaded double-word has been stored and loaded atomically, and is thus, valid.
REFERENCES:
patent: 6360194 (2002-03-01), Egolf
patent: 6728846 (2004-04-01), Noyes
patent: 6922666 (2005-07-01), Noyes
patent: 2004/0163083 (2004-08-01), Wang et al.
Corrigan Michael Joseph
Torzewski Timothy Joseph
Patel Kaushik
Roth Steven W.
Sough Hyung
Truelson Roy W.
LandOfFree
Mechanism that provides efficient multi-word load atomicity does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Mechanism that provides efficient multi-word load atomicity, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Mechanism that provides efficient multi-word load atomicity will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3826438