Semiconductor device manufacturing: process – With measuring or testing
Reexamination Certificate
2001-08-28
2003-12-30
Smith, Matthew (Department: 2825)
Semiconductor device manufacturing: process
With measuring or testing
C438S011000, C438S018000, C438S197000, C438S199000, C257S048000, C324S500000, C324S525000, C326S045000, C326S049000, C326S062000, C326S068000, C326S081000
Reexamination Certificate
active
06670201
ABSTRACT:
BACKGROUND OF THE INVENTION
The present invention relates to a manufacturing method of a semiconductor device.
A survey done after the invention had been made reported to the inventors the existence of inventions described in
The International Technology Roadmap for Semiconductors,
pp. 5 to 6 (1999) (hereafter, it is referred to as related art 1), IEEE, pp. 118 to 123 (1998) (hereafter, it is referred to as related art 2), and Japanese patent Laid-Open No. 104313/1998 (hereafter, it is referred to as related art 3).
The related art
1
abstractedly describes that it will be needed to provide a current seneor, to divide a power supply or to control back bias because the determination of good items/detectives by the IDD quiescent test is expected to be difficult due to an increase in leakage current associated with the realization of high integration. The related art
2
describes the IDD quiescent test and the low voltage test. The related art
3
describes a semiconductor integrated circuit where the output of a random pattern generator is inputted from a latch to a combinational circuit and the exclusive OR of the output is tested. However, the idea such that the leakage current in a CMOS static type circuit is detected by circuit operations or that is applied to the semiconductor device fabrication, as similar to the invention described later, is seen in none of the related arts
1
to
3
.
SUMMARY OF THE INVENTION
Because of the progress in semiconductor technologies, when an MOSFET is formed to have a low threshold voltage for the realization of down-scaling or speeding devices, or a circuit scale is increased to form many elements, an occupied ratio of the leakage current, which is referred to as a threshold leakage current flowing through a source-to-drain path of the MOSFET in the OFF state or tailing, is increased in a direct current IDD quiescent flowing between a power supply tenninal and an earthing terminal of the semiconductor device, as associated with that. Thus, the determination of good items/defectives by the IDD quiescent test becomes difficult as described above. Then, the inventors considered finding those closely related to circuit operation failures in the leakage current by utilizing the circuit operations, instead of measuring a current itself in the past.
The purpose of the invention is to provide a manufacturing method of a semiconductor device capable of obtaining highly reliable semiconductor devices with the realization of high integration and high speed intended and a testing method of a semiconductor device. The aforementioned and other purposes and novel features of the invention will be apparent from the description of the specification and the accompanying drawings.
A summary of a representative invention among the inventions disclosed in the application will be described briefly as follows. During processes after a desired circuit including a CMOS static type circuit is formed on a semiconductor substrate until product shipment, a first operation of feeding a predetermined input signal to the circuit and retrieving a first output signal corresponding to it and a second operation of giving an operating condition of increasing an ON resistance value of MOSFETs constituting the CMOS static type circuit and retrieving a second output signal corresponding to the condition are conducted, and a testing step of determining a failure by the first output signal varying from the second signal is provided.
REFERENCES:
patent: 5486777 (1996-01-01), Nguyen
patent: 5510943 (1996-04-01), Fukunaga
patent: 5646548 (1997-07-01), Yao et al.
patent: 5739716 (1998-04-01), Kwak
patent: 5761463 (1998-06-01), Allen
patent: 6323706 (2001-11-01), Stark et al.
patent: 10-104313 (1998-04-01), None
“The International Technology Roadmap for Semiconductors,” pp. 5 and 6 (1999).
Chang et al., “Experimental Results for IDDQ and VLV Testing,” IEEE, pp. 118-123 (1998).
Hamamoto Masato
Higeta Keiichi
Kouno Masaki
Kusunoki Mitsugu
Mori Kazutaka
Hitachi , Ltd.
Lee Jr. Granvill D
Miles & Stockbridge P.C.
Smith Matthew
LandOfFree
Manufacturing method of semiconductor device does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Manufacturing method of semiconductor device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Manufacturing method of semiconductor device will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3100093