Electrical computers and digital processing systems: support – Clock – pulse – or timing signal generation or analysis
Reexamination Certificate
2006-07-25
2006-07-25
Browne, Lynne H. (Department: 2116)
Electrical computers and digital processing systems: support
Clock, pulse, or timing signal generation or analysis
C713S501000, C713S600000
Reexamination Certificate
active
07082546
ABSTRACT:
A low-speed DLL facilitates a deskewed interface between a high-speed RX data demultiplexer circuit directly to an Application Specific Integrated Circuit (ASIC) with which it is integrated by locking a 156 MHz ASIC clock to a 156 MHz reference derived from a high speed 2.5 GHz clock. The DLL employs a digital interpolator to generate 32 phases of the 156 MHz clock. The digital interpolator supplies the phases using a double clocked shift register with recirculating feedback. The shift register is double clocked using the 2.5 GHz clock. The register outputs are tapped and fed to a 32:1 multiplexer having a phase select input that is controlled by the phase difference signal generated by the DLL. The phase difference control signal is converted to a digital representation of its magnitude by which the requisite number of phase shift increments may be selected. The phase chosen is that which eliminates any difference in the phases of the 156 MHz clock that clocks the data transmitted to the ASIC domain and the clock that is used in the ASIC domain to latch the data. Thus, the interpolator takes advantage of the availability of the high-speed clock to generate a sufficient number of phases for a low speed DLL.
REFERENCES:
patent: 6157231 (2000-12-01), Wasson
patent: 6724850 (2004-04-01), Hartwell
Broadcom Corporation
Browne Lynne H.
Garlick & Harrison & Markison
Stoynov Stefan
LandOfFree
Low-speed DLL employing a digital phase interpolator based... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Low-speed DLL employing a digital phase interpolator based..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low-speed DLL employing a digital phase interpolator based... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3565264