Low power driver design

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Current driver

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S269000, C327S271000, C327S108000, C326S086000, C326S026000, C326S083000

Reexamination Certificate

active

06359477

ABSTRACT:

TECHNICAL FIELD OF THE INVENTION
The technical field of this invention is integrated circuit design and especially low power driver design.
BACKGROUND OF THE INVENTION
Control logic consumes a large percentage of power in today's microprocessors and microcontrollers. A significant amount of this control logic power is consumed by the storage elements. These are typically edge-triggered D flip-flops. Simulations conducted on a microcontroller family estimates that a 30% reduction in flip-flop power consumption translates to about 6% power reduction for the entire integrated circuit. This is the greatest power reduction of all hardware techniques identified. Gated clock methodology translates to only less than 2% saving of the total integrated circuit power. Therefore it is essential that the library of design cells for low power application specific integrated circuits (ASIC's) include low power versions of the flip-flops.
SUMMARY OF THE INVENTION
A buffer circuit includes a chain of a plurality of inverters. A first inverter has transistors with a size to present a first predetermined capacitive loading at its input. This is selected with regard to the target operating frequency of the driving circuit (typically a flip-flop) and the transistor size selected for this driving circuit. Each inverter has transistors with a size a predetermined size factor greater than the transistors of a preceding inverter. The first inverter has transistors the size factor larger than the driving circuit. The size factor is preferably 3. The number of inverters in the chain is selected so that the last inverter has transistors with a size to drive its output capacitive loading with a maximum rise and fall time corresponding to the target frequency. If the number of inverters is even, then the buffer input is connected to a normal output of the driving circuit. If the number of inverters is odd, then the buffer input is connected to an inverted output of the driving circuit.


REFERENCES:
patent: 4890016 (1989-12-01), Tanaka et al.
patent: 5097148 (1992-03-01), Gabara
patent: 5313579 (1994-05-01), Chao
patent: 5473271 (1995-12-01), Little et al.
patent: 5519344 (1996-05-01), Proebsting
patent: 5973509 (1999-10-01), Taniguchi et al.
patent: 5986463 (1999-11-01), Takiguchi
patent: 6160742 (2000-12-01), Chung et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Low power driver design does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Low power driver design, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low power driver design will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2876300

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.