Inductor devices – Coils of special configuration – Planar type
Reexamination Certificate
2003-10-20
2004-10-19
Fourson, George (Department: 2823)
Inductor devices
Coils of special configuration
Planar type
C336S08400R, C336S199000, C336S223000, C257SE21022, C257S212000, C257S213000, C257S224000, C257S244000, C257S270000, C257S302000, C257S328000, C257S332000
Reexamination Certificate
active
06806805
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to the fabrication of semiconductor circuits and, in particular, to the fabrication of inductive elements with high quality factors (Q).
BACKGROUND OF THE INVENTION
As the need for miniaturization of electronic circuits continues to increase, many digital and analog circuits, such as operational amplifiers and microprocessors, are successfully implemented in silicon-based integrated circuits (IC). These circuits typically include various types of diodes, active devices, such as field effect transistors (FET), and passive devices, such as resistors, capacitors and inductors.
Radio frequency (RF) circuits remain, however, a challenge to minituarization of electronic circuits. One of the obstacles posed by advanced RF circuits, which include cellular phones and wireless modem circuits, is the difficulty in fabricating a good inductor in silicon technologies which is suitable for RF applications. Currently, implementing high quality factor (Q) inductors that operate at high RF remains problematic to very large scale integration (VLSI) IC semiconductor chips. Attempts to integrate high Q inductors into the silicon technologies have typically yielded inductor Q values of less than five, mainly because silicon substrates, as opposed to gallium arsenide substrates, are conductive and, thus, they induce losses. Another problem is that high inductance values (L), which are a requirement for high RF circuits, necessitate a large silicon chip area. This requirement prevents miniaturization of such circuits. Further, physically voluminous RF circuits cannot operate at high frequencies, where the short wavelengths demand physically small components. Currently, there is a growing demand for increased efficiency, since high frequency operations are highly desirable for induction elements, since they permit a decrease in the size of the device while affording the same reactance.
Since Q is directly proportional to the inductance (L) and the resonant angular frequency of oscillation (&ohgr;), and inversely proportional to the series loss of the inductor or the resistance (R), high Q designs strive to increase the inductance and decrease the resistance, while keeping parasitic capacitance to a minimum so that high oscillation frequencies can be achieved. Several techniques have been developed in the semiconductor industry but with limited results. For example, a known technique employs wide metal lines. Unfortunately, because both the inductor area and the parasitic capacitance are increased, the oscillation frequency decreases and, thus, the useful frequency range is limited.
Accordingly, there is a need for further downsizing of induction elements, such as inductive loops on ICs, operating at high RF frequencies with low losses and high efficiency. There is a need in the art for a high Q inductor that will only slightly influence other components of the circuit, that has a sufficiently high current capacity and high inductance, and that occupies a minimal substrate area. In addition, there is a need in the art for a process for fabricating such an inductor.
SUMMARY OF THE INVENTION
The present invention provides a method for fabricating a high Q inductor element. The present invention employs a micro-electro-mechanical-system (MEMS) structure, in the form of a silicon micro-fan structure, formed by deep etching of silicon with high aspect ratio and high precision etch profile control. A plurality of high Q inductors for RF circuit applications are formed over thin silicon walls of such MEMS structure. The silicon walls, which can be any support elements for the high Q inductors, provide mechanical stability to the inductor loops as well as low losses and reduced parasitic capacitance.
Additional advantages of the present invention will be apparent from the following detailed description, of the invention, which is provided in conjunction with the accompanying drawings.
REFERENCES:
patent: 4795605 (1989-01-01), Fukunaga et al.
patent: 4859633 (1989-08-01), Bayraktaroglu
patent: 5070317 (1991-12-01), Bhagat
patent: 5227659 (1993-07-01), Hubbard
patent: 5497337 (1996-03-01), Ponnapalli et al.
patent: 5635892 (1997-06-01), Ashby et al.
patent: 5639686 (1997-06-01), Hirano et al.
patent: 5886394 (1999-03-01), Leeuwenburgh
patent: 5959522 (1999-09-01), Andrews
patent: 6008102 (1999-12-01), Alford et al.
patent: 6026286 (2000-02-01), Long
patent: 6054329 (2000-04-01), Burghartz et al.
patent: 6201287 (2001-03-01), Forbes
patent: 6221727 (2001-04-01), Chan et al.
patent: 6303971 (2001-10-01), Rhee
patent: 6356183 (2002-03-01), Jou
Ahn Kie Y.
Forbes Leonard
Dickstein , Shapiro, Morin & Oshinsky, LLP
Fourson George
Garcia Joannie Adelle
Micro)n Technology, Inc.
LandOfFree
Low loss high Q inductor does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Low loss high Q inductor, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low loss high Q inductor will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3279175