Lithography for printing constant line width features

Semiconductor device manufacturing: process – Introduction of conductivity modifying dopant into... – Ion implantation of dopant into semiconductor region

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S149000, C438S187000

Reexamination Certificate

active

07863169

ABSTRACT:
An anisotropic wet etch of a semiconductor layer generates facets joined by a ridge running along the center of a pattern in a dielectric hardmask layer on the semiconductor layer. The dielectric hardmask layer is removed and a conformal masking material layer is deposited. Angled ion implantation of Ge, B, Ga, In, As, P, Sb, or inert atoms is performed parallel to each of the two facets joined by the ridge causing damage to implanted portions of the masking material layer, which are removed selective to undamaged portions of the masking material layer along the ridge and having a constant width. The semiconductor layer and a dielectric oxide layer underneath are etched selective to the remaining portions of the dielectric nitride. Employing remaining portions of the dielectric oxide layer as an etch mask, the gate conductor layer is patterned to form gate conductor lines having a constant width.

REFERENCES:
patent: 4102714 (1978-07-01), DeBar et al.
patent: 5374564 (1994-12-01), Bruel
patent: 5714395 (1998-02-01), Bruel
patent: 6372609 (2002-04-01), Aga et al.
patent: 6464842 (2002-10-01), Golovchenko et al.
patent: 6583010 (2003-06-01), Mo
patent: 6613678 (2003-09-01), Sakaguchi et al.
patent: 6787052 (2004-09-01), Vaganov
patent: 6846744 (2005-01-01), Chen
patent: 6864041 (2005-03-01), Brown et al.
patent: 7026247 (2006-04-01), Dokumaci et al.
patent: 7081399 (2006-07-01), Maleville et al.
patent: 7312158 (2007-12-01), Miyagawa et al.
patent: 2002/0187619 (2002-12-01), Kleinhenz et al.
patent: 2007/0017899 (2007-01-01), LaBrake
Huai-Yuan Chu and Weileun Fang, A Novel Convex Corner Compensation for Wet Anisotropic Etching on (100) Silicon Wafer, IEEE, 2004.
Weber, et al., “A Novel Locally Engineered (111) V-channel pMOSFET Architecture with Improved Drivability Characteristics for Low-Standby power (LSTP) CMOS Applications”, 2005 Symposium on VLSI Technology Digest of Technical Papers, 2005, pp. 156-157.
Masayuki Sekimura, “Anisoptropic Etching Of Surfactant-Added TMAH Solution”, Mechanical Systems Research Laboratories, Toshiba Corp., IEEE, 1999, pp. 650-655.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Lithography for printing constant line width features does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Lithography for printing constant line width features, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Lithography for printing constant line width features will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2628439

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.