Electronic digital logic circuitry – Interface – Supply voltage level shifting
Patent
1995-08-04
1998-10-20
Santamauro, Jon
Electronic digital logic circuitry
Interface
Supply voltage level shifting
326 68, 326 83, 36523006, H03K 190185
Patent
active
058252053
ABSTRACT:
A level-shift circuit includes first and second inverting circuits, first and second inverting circuits each operated with a voltage between a potential higher than a power supply potential and a potential lower than the ground potential used as a power supply voltage. The input terminal of the first inverting circuit is connected to the output terminal of the second inverting circuit, and the output terminal of the first inverting circuit is connected to the input terminal of the second inverting circuit. Current paths of first and second MOS transistors are serially connected between the input terminal of the first inverting circuit and the ground and the gate of the second transistor is supplied with an input signal whose high level is set at the power supply potential and whose low level is set at the ground potential. Current paths of third and fourth MOS transistors are serially connected between the input terminal of the second inverting circuit and the ground. A first inverter converts the low level of an erasing signal to a potential lower than the ground potential and supplies the level-converted signal to the gates of the first and third transistors. A second inverter is supplied with the input signal and supplies an inverted signal of the input signal to the gate of the fourth MOS transistor. The level-shifted output is output from at least one of the output terminal of the first inverting circuit and the output terminal of the second inverting circuit.
REFERENCES:
patent: 4613773 (1986-09-01), Koike
patent: 4642798 (1987-02-01), Rao
patent: 5022000 (1991-06-01), Terasawa et al.
patent: 5023480 (1991-06-01), Gieseke et al.
patent: 5047981 (1991-09-01), Gill et al.
patent: 5077691 (1991-12-01), Haddad et al.
patent: 5122985 (1992-06-01), Santin
patent: 5134449 (1992-07-01), Gill et al.
patent: 5168335 (1992-12-01), D'Arrigo et al.
patent: 5295102 (1994-03-01), McClure
patent: 5295106 (1994-03-01), Jinbo
patent: 5297088 (1994-03-01), Yamaguchi
patent: 5440249 (1995-08-01), Schucker et al.
patent: 5530392 (1996-06-01), Runas et al.
patent: 5594368 (1997-01-01), Usami et al.
Nakayama et al., "A New Decoding Scheme and Erase Sequence for 5V Only Sector Erasable Flash Memory", 1992 Symposium on VLSI Circuits, Digest of Technical Papers, Jun. 4-6, 1992, pp. 22-23.
Umezawa et al., "A 5-V-Only Operation 0.6-.mu.m Flash, EEPROM with Row Decoder Scheme in Triple-Well Structure", IEEE Journal of Solid-State Circuits, vol. 27, No. 11, Nov. 1992, pp. 1540-1545.
Kabushiki Kaisha Toshiba
Santamauro Jon
LandOfFree
Level-shift circuit for driving word lines of negative gate eras does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Level-shift circuit for driving word lines of negative gate eras, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Level-shift circuit for driving word lines of negative gate eras will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-248419