Static information storage and retrieval – Addressing – Particular decoder or driver circuit
Reexamination Certificate
2008-04-15
2008-04-15
Ho, Hoai V. (Department: 2827)
Static information storage and retrieval
Addressing
Particular decoder or driver circuit
C365S063000, C365S230030
Reexamination Certificate
active
11336831
ABSTRACT:
A layout structure for sub word line drivers and method thereof. The example layout structure may include at least one N-channel transistor arrangement having a cross sectional width and a cross sectional length, the N-channel transistor arrangement oriented such that the cross sectional length extends along a first direction, the first direction oriented along a sub word line driver from a first sub array block to a second sub array block. The example method may arrange the at least one N-channel transistor between the first and second sub array blocks.
REFERENCES:
patent: 5604697 (1997-02-01), Takahashi et al.
patent: 6236617 (2001-05-01), Hsu et al.
patent: 7016214 (2006-03-01), Kawamata et al.
Chang Soo-Bong
Jeong In-Chul
Kim Jun-Hyung
Lee Jung-Hwa
Oh Seung-Min
Harness & Dickey & Pierce P.L.C.
Ho Hoai V.
Samsung Electronics Co,. Ltd.
LandOfFree
Layout structure for sub word line drivers and method thereof does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Layout structure for sub word line drivers and method thereof, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Layout structure for sub word line drivers and method thereof will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3922613