Latency reduction using negative clock edge and read flags

Electrical computers and digital processing systems: memory – Storage accessing and control – Access timing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C711S115000, C711S005000, C713S400000, C710S105000, C710S112000

Reexamination Certificate

active

06851032

ABSTRACT:
A method of selecting CAS latencies in a system. Specifically, a system which includes a plurality of memory devices and a memory controller is provided. Because different memory devices may have different CAS latencies, a system CAS latency is selected wherein the system CAS latency is the fastest common CAS latency of each of the plurality of memory devices. After a read request is delivered to a memory device, the memory controller initiates a transmission flag to the memory device at a time equal to the system CAS latency, indicating that it is safe to transmit the requested data from the memory device to the memory controller. The transmission flags may be used in conjunction with mode registers such that one or both of the transmission flag and the data may be received by or delivered by a corresponding memory device.

REFERENCES:
patent: 5878235 (1999-03-01), Porterfield et al.
patent: 5966731 (1999-10-01), Barth et al.
patent: 5978872 (1999-11-01), Porterfield et al.
patent: 5991843 (1999-11-01), Porterfield et al.
patent: 6067260 (2000-05-01), Ooishi et al.
patent: 6125078 (2000-09-01), Ooishi et al.
patent: 6266734 (2001-07-01), LaBerge
patent: 6321315 (2001-11-01), LaBerge
patent: 6405296 (2002-06-01), Barth et al.
patent: 6425045 (2002-07-01), LaBerge
patent: 6445624 (2002-09-01), Janzen et al.
patent: 6636935 (2003-10-01), Ware et al.
patent: 6724666 (2004-04-01), Janzen et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Latency reduction using negative clock edge and read flags does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Latency reduction using negative clock edge and read flags, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Latency reduction using negative clock edge and read flags will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3503635

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.