Static information storage and retrieval – Powering
Patent
1987-09-16
1990-04-17
Hecker, Stuart N.
Static information storage and retrieval
Powering
365190, 36518906, 307530, 3072723, 3072965, G11C 700, G11C 1300
Patent
active
049186639
ABSTRACT:
A CMOS DRAM has an array in a well which is pumped to a voltage greater than the power supply voltage. The transfer devices of the memory cells in the array are of a conductivity type opposite to that of the well. The transfer devices each have a source/drain of the opposite conductivity type to that of the well which is connected to a bit line. The bit line will tend to rise in voltage at power-up which has the potential of forward biasing the PN junction between the source/drain and the well. The bit line rise is due to a word-line rise the rate of which is controlled so that the bit line rise does not exceed the rise in array voltage. The bit lines are ensured of being separated in voltage at the beginning of the first active cycle by enabling the N channel portion of the sense amplifier during power-up. The P channel portion of the sense amplifier is disabled during power-up to avoid too rapid of a rise in voltage on the bit lines. Equalization of the bit lines is suppressed during the first cycle to avoid having the sense amplifier face the high current drain condition of little or no voltage differential at low voltage.
REFERENCES:
patent: 4296340 (1981-10-01), Hovam
patent: 4670861 (1987-06-01), Shu et al.
patent: 4698789 (1987-10-01), Iizuka
patent: 4727518 (1988-02-01), Madland
patent: 4752699 (1988-06-01), Cranford, Jr. et al.
patent: 4769784 (1988-09-01), Doluca et al.
patent: 4785206 (1988-11-01), Hoshi
patent: 4791317 (1988-12-01), Winnerg et al.
patent: 4791613 (1988-12-01), Hardee
patent: 4797857 (1989-01-01), Schreck et al.
patent: 4814647 (1989-03-01), Tran
patent: 4849654 (1989-07-01), Okada
Crisp Richard D.
Remington Scott I.
Clingan Jr. James L.
Garcia Alfonso
Hecker Stuart N.
Motorola Inc.
LandOfFree
Latch-up control for a CMOS memory with a pumped well does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Latch-up control for a CMOS memory with a pumped well, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Latch-up control for a CMOS memory with a pumped well will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1057968