Latch chain having improved sensitivity

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Particular stable state circuit

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S203000

Reexamination Certificate

active

06538486

ABSTRACT:

FIELD OF INVENTION
The present invention relates to digital latches and latch chains having improved sensitivity.
DESCRIPTION OF RELATED ART
FIG. 1
shows a conventional digital latch
1
that includes a sample stage
2
with complementary voltage inputs
3
,
4
, a hold stage
5
, and matched transistors
6
,
7
having complementary voltage outputs
8
,
9
. The transistors
6
,
7
are biased by complementary currents through matched resistors R.
During a sample period, sample stage
2
generates a current through resistors R to produce a voltage difference Vab between nodes A and B responsive to the voltage difference Vin−{overscore (V)}in between input terminals
3
and
4
. The values of the voltage difference Vab correspond logical values +1 and 0. During a subsequent hold period, hold stage
5
maintains the current through resistors R so that the voltage difference Vab remains unchanged. The voltages at nodes A and B cause output voltages Vout and {overscore (V)}out at output terminals
8
and
9
, respectively. The difference between output voltages Vout and {overscore (V)}out is indicative of the logic value stored during the previous sample period. During the hold period, external digital devices may sample the voltages at terminals
8
,
9
to determine the logic value stored in the latch
1
.
The sensitivity of a latch to input voltages sets performance limitations on several mixed-signal integrated circuit (IC) applications of the latch. These applications include digital phase detection in clock-data recovery circuits and fiber receivers. Improved circuit performance in such applications may be realized by improving the sensitivity of the latch.
It is therefore desirable to develop a digital latch and latch chain with improved sensitivity to input voltages.
SUMMARY OF INVENTION
One aspect of the present invention is directed to a latch chain having improved input voltage sensitivity. The chain includes a first latch, an amplifier, and a second latch connected in series. The second latch is a conventional latch. The first latch is modified to have a higher sensitivity and lower output voltage swing than conventional latches. The modified latch includes a pair of matched output transistors that generate output voltages and a pair of matched biasing circuits to bias the bases of the output transistors with bias voltages. A sample stage is connected so as to apply first biasing currents to one of the biasing circuits in response to input voltages applied to the first latch during the sample period. In addition, a hold stage is connected so as to apply second biasing currents to the biasing circuits during a hold period. The sample and hold stages are configured to apply different voltage differences between the bases of the output transistors.


REFERENCES:
patent: 5844437 (1998-12-01), Asazawa et al.
patent: 5969556 (1999-10-01), Hayakawa
patent: 6218878 (2001-04-01), Ueno

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Latch chain having improved sensitivity does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Latch chain having improved sensitivity, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Latch chain having improved sensitivity will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3008952

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.