Isolated stack-gate flash cell structure and its contactless...

Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S900000

Reexamination Certificate

active

06621119

ABSTRACT:

FIELD OF THE INVENTION
The present invention relates to a stack-gate flash memory cell and its flash memory array and, more particularly, to an isolated stack-gate flash cell structure and its contactless flash memory arrays.
DESCRIPTION OF THE RELATED ART
A stack-gate flash memory cell is known to be a one-transistor cell, in which a gate length of the cell can be defined to be a minimum feature size (F) of technology used. As a consequence, the stack-gate flash memory cell is often used in a high-density flash memory system. The stack-gate flash memory cell can be configured into different array architectures such as NAND, NOR, and AND, based on the basic logic function.
For a NAND-type flash memory array, the stack-gate flash memory cells are connected in series with common-source/drain diffusion regions. In general, a unit cell size of a NAND-type flash memory array is small, but the read speed is slow due to the series resistance of the configuration. For a NOR-type flash memory array, the read speed is much faster, but the unit cell size is larger than that of a NAND-type flash memory array due to the bit-line contacts, and the punch-through effect becomes a major concern for further device scaling if the channel hot-electron injection (CHEI) is used as a programming method. For a AND-type flash memory array, the stack-gate flash memory cells are connected in parallel through the buried source/drain diffusion lines, the unit cell size is slightly larger than that of a NAND-type flash memory array but is smaller than that of a NOR-type flash memory array, and the read speed is faster than that of a NAND-type flash memory array and is slower than that of a NOR-type flash memory array.
FIG. 1A
shows a schematic top plan view of a conventional NOR-type flash memory array, in which a cross-sectional view along a A-A′ line is shown in
FIG. 1B and a
cross-sectional view along a B-B′ line is shown in FIG.
1
C. As shown in
FIG. 1A
, an active region
101
b
is defined on a semiconductor substrate
100
by a first masking photoresist step with isolation regions
101
a
being formed outside of the active region
101
b
; the floating-gate layers
103
together with the control-gate layers
105
are simultaneously patterned by a third masking photoresist step, in which the width of the floating-gate layers
103
is patterned by a second masking photoresist step and the control-gate layer
105
is acted as a word line (WL
1
or WL
2
); the active regions outside of the control-gate layers
105
are implanted with a high dose of doping impurities in a self-aligned manner to form common-source diffusion regions
106
a
and common-drain diffusion regions
106
b
; an interlayer dielectric layer
107
is formed over a formed structure surface and is then planarized; the contact holes
108
are formed over the common-drain diffusion regions
106
b
by a fourth masking photoresist step; a tungsten plug being lined with a barrier metal layer
108
a
is formed to fill each of the contact holes
108
and is planarized; and the metal layers
109
being patterned by a fifth masking photoresist step are formed over the tungsten plugs
108
a
to act as the bit lines (BL
1
and BL
2
). It is clearly seen that a NOR-type flash memory array shown in
FIG. 1A
needs at least five masking photoresist steps and a unit cell (UC) size as indicated by a dash square is at least 9F
2
.
FIG. 1B
shows a cross-sectional view along a A-A′ line shown in
FIG. 1A
, in which two stack-gate structures are formed on a semiconductor substrate
100
. Each of the stack-gate structures comprises a control-gate layer
105
over an intergate dielectric layer
104
being formed over a floating-gate layer
103
; a tunneling dielectric layer
102
being formed under the floating-gate layer
103
and on the semiconductor substrate
100
; and a common-source diffusion region
106
a
and a common-drain diffusion region
106
b
being formed in surface portions of the semiconductor substrate
100
in a self-aligned manner by using the stack-gate structures as implantation masks. A contact hole
108
being filled with a tungsten plug
108
a
is formed over a surface portion of the common-drain diffusion region
106
b
and a metal layer
109
acting as a bit line is formed over the interlayer dielectric layer
107
and is connected to the tungsten plug
108
a
. It is clearly seen from
FIG. 1B
that the fourth masking photoresist step is required to form the contact hole
108
between two stack-gate structures and misalignment of the contact hole
108
would result in asymmetric parasitic drain resistance for nearby stack-gate structures.
FIG. 1C
shows a cross-sectional view along a B-B′ line shown in
FIG. 1A
, in which a floating-gate layer
103
is formed over a tunneling dielectric layer
102
and two field-oxide (FOX) layers
101
a
to increase the coupling ratio; an intergate dielectric layer
104
is formed over the floating-gate layer
103
and portions of the field-oxide layers
101
a
; a control-gate layer
105
is formed over the intergate dielectric layer
104
; an interlayer dielectric layer
107
is formed over the control-gate layer
107
; and a metal layer
109
is formed over a surface portion of the interlayer dielectric layer
107
and is aligned above a middle portion of the tunneling dielectric layer
102
. It is clearly seen from
FIG. 1C
that the second masking photoresist step is required to pattern the width of the floating-gate layer
103
and misalignment between the floating-gate layer
103
with respect to the tunneling dielectric layer
102
in the active region
101
b
would occur and will result in asymmetric field distribution near two edges during programming and erasing.
It is, therefore, a major objective of the present invention to offer an isolated stack-gate flash cell structure with an integrated floating-gate being formed along a channel-length direction to largely increase the coupling ratio of a cell.
It is another objective of the present invention to offer a parallel divided source/drain diffusion bit-lines array being fabricated with less masking photoresist steps.
It is a further objective of the present invention to offer a parallel divided source/drain diffusion bit-lines array having a unit cell size of 4F
2
.
Other objectives and advantages of the present invention will be more apparent in a later description.
SUMMARY OF THE INVENTION
The present invention discloses an isolated stack-gate flash cell structure and its contactless flash memory arrays. The isolated stack-gate flash cell structure comprises a gate region being formed between a common-source region and a common-drain region, wherein the gate region being defined by a first masking photoresist step is formed on a semiconductor substrate of a first conductivity type. Each of the common-source/drain regions comprises a pair of divided source/drain diffusion regions of a second conductivity type being formed in side surface portions of the semiconductor substrate, a pair of etched-back first sidewall dielectric spacers over a pair of tunneling dielectric layers being formed on the pair of divided source/drain diffusion regions, an etched-back planarized field-oxide layer being formed over a shallow trench formed between the pair of etched-back first sidewall dielectric spacers, and a pair of extended floating-gate spacers being formed over a portion of the pair of etched-back first sidewall dielectric spacers and the etched-back planarized field-oxide layer in each of the common-source/drain regions. The gate region comprises a major floating-gate being formed over a portion of the tunneling dielectric layer and integrated with nearby two extended floating-gate spacers to form an integrated floating-gate, wherein an implant region of the first conductivity type comprising a shallow implant region for threshold-voltage adjustment and a deep implant region for forming a punch-through stop can be formed in a middle surface portion of the semiconductor substrate in the gate region. A word line tog

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Isolated stack-gate flash cell structure and its contactless... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Isolated stack-gate flash cell structure and its contactless..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Isolated stack-gate flash cell structure and its contactless... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3058909

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.