Internal clock jitter detector

Electronic digital logic circuitry – Clocking or synchronizing of logic stages or gates

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S175000

Reexamination Certificate

active

06208169

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates generally to microprocessor circuits, and more specifically to internal clocks in microprocessor circuits.
2. Background Information
The instability of the internal clock of a microprocessor can cause numerous problems. For example, uncertainty in the ideal period duration can result in temporal clock cycle shrink which limits critical paths. Furthermore, uncertainty in phase time can affect half-cycle paths. As the speeds of microprocessors increase, these types of problems take on greater significance.
These problems are attributable to clock jitter, which is caused and exacerbated by various factors. For example, the internal clock in a microprocessor is inherently subject to variation caused by power supply noise modulating the delay of the clock distribution network. The systematic accumulated/response error from the PLL/clock generator further increases the uncertainty of the clock edge.
As the internal clock period and high/low times are distorted, a reduction occurs in the time available for critical paths in some clock cycles or half-cycles; this reduction causes a reduction in the maximum operating frequency of the circuit. Measurement of on-chip jitter is hampered by flip-chip packages that are difficult to probe. Clock jitter can be driven off chip via buffers, but the buffers are also subject to the same delay variations that cause the clock jitter. Because on-chip jitter is purely internal to a chip and chips are becoming more complex, this type of jitter is becoming more difficult to observe accurately with existing devices and techniques.
Thus, what is desired is an apparatus and method for detecting and measuring internal clock jitter.
SUMMARY OF THE INVENTION
An apparatus and method for detecting and measuring internal clock jitter is disclosed. In one embodiment of the present invention, a reference clock generator receives a clock signal to generate a reference clock signal. The reference clock signal includes the clock signal delayed for an average duration. A phase comparing element receives both the clock signal and the reference clock signal such that the phase comparing element measures a phase difference between the clock signal and the reference clock signal. The magnitude and direction of the phase difference is indicated by one of a number of distinct phase difference bins in the phase comparing element.
Additional features and benefits of the present invention will become apparent from the detailed description, figures and claims set forth below.


REFERENCES:
patent: 5764091 (1998-06-01), Sumita et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Internal clock jitter detector does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Internal clock jitter detector, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Internal clock jitter detector will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2458896

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.