Interlayer contact for use in a static RAM cell

Metal treatment – Stock – Ferrous

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

29571, 29576J, 29590, 357 42, 357 71, 357 59, 148DIG19, 148DIG147, 148DIG164, H01L 2710, H01L 2904, H01L 2190

Patent

active

045816239

ABSTRACT:
A CMOS static RAM, which has P channel transistors formed in a second polysilicon layer, N channel transistors formed in the substrate, and gates of both the N channel and P channel transistors formed in a first polysilicon layers, requires that ohmic contact be made between semiconductor material of differing conductivity type. The first polysilicon layer is N-type, and the second polysilicon layer is P-type. Ohmic contact therebetween is achieved by providing a silicide layer which is between these two layers and in physical contact with both. Ohmic contact between N-type regions in the substrate and the second polysilicon layer is similarly achieved by sandwiching silicide therebetween.

REFERENCES:
patent: 4378628 (1983-04-01), Levinstein et al.
patent: 4398335 (1983-08-01), Lehrer
patent: 4467518 (1984-08-01), Bansal et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Interlayer contact for use in a static RAM cell does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Interlayer contact for use in a static RAM cell, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Interlayer contact for use in a static RAM cell will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2068754

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.