Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having schottky gate
Patent
1998-09-17
2000-09-19
Niebling, John F.
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having schottky gate
438199, 438631, H01L 21338
Patent
active
061210781
ABSTRACT:
An isolation and gate planarization method for an integrated circuit chip and chips designed by the method. The method comprises generating a dummy gate conductor (GC) shape and biasing it to the underlying well. The method may further comprise generating an active area (AA) dummy shape underlying the GC dummy shape. Biasing may be to the same voltage as the underlying well, or may be to a different voltage to create a decoupling capacitor. The biasing may be accomplished by implanting a well contact on an active area shape, the contact being N+ over an N-well or P+ over a P-well.
REFERENCES:
patent: 5399516 (1995-03-01), Bergendahl et al.
patent: 5441915 (1995-08-01), Lee
patent: 5494857 (1996-02-01), Cooperman et al.
patent: 5617351 (1997-04-01), Berlin et al.
patent: 5641704 (1997-06-01), Paoli et al.
patent: 5654570 (1997-08-01), Agnello
patent: 5714784 (1998-02-01), Ker et al.
patent: 5909628 (1999-06-01), Chatterjee et al.
patent: 5910017 (1999-06-01), Hu
patent: 5946563 (1999-08-01), Uehara et al.
DeBrosse John K.
Wordeman Matthew R.
Capella Steven
International Business Machines - Corporation
Lattin Christopher
Niebling John F.
LandOfFree
Integrated circuit planarization and fill biasing design method does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Integrated circuit planarization and fill biasing design method, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Integrated circuit planarization and fill biasing design method will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1071992