Electrical computers and digital data processing systems: input/ – Input/output data processing – Peripheral configuration
Reexamination Certificate
2005-01-14
2008-09-02
Fleming, Fritz (Department: 2181)
Electrical computers and digital data processing systems: input/
Input/output data processing
Peripheral configuration
C710S008000, C710S014000
Reexamination Certificate
active
07421517
ABSTRACT:
A method according to one embodiment may include operating an integrated circuit in a selected mode of operation. The integrated circuit may include processor circuitry and interface circuitry. The processor circuitry may include a plurality of processor cores. The interface circuitry may be capable of communicating in accordance a plurality of different protocols. At least one of the processor cores may be capable of issuing a command to the interface circuitry to communicate in accordance with at least one of the plurality of different protocols that corresponds to the selected mode of operation of the integrated circuit.
REFERENCES:
patent: 5257391 (1993-10-01), DuLac et al.
patent: 5509121 (1996-04-01), Nakata et al.
patent: 5841985 (1998-11-01), Jie et al.
patent: 5884044 (1999-03-01), Marsanne et al.
patent: 5920893 (1999-07-01), Nakayama et al.
patent: 5922062 (1999-07-01), Evoy
patent: 5946634 (1999-08-01), Korpela
patent: 6038400 (2000-03-01), Bell et al.
patent: 6072803 (2000-06-01), Allmond et al.
patent: 6115771 (2000-09-01), Born
patent: 6115797 (2000-09-01), Kanda et al.
patent: 6189052 (2001-02-01), Nilsson et al.
patent: 6246271 (2001-06-01), Takada et al.
patent: 6246671 (2001-06-01), Lattanzi et al.
patent: 6253268 (2001-06-01), Bjorkengren et al.
patent: 6334160 (2001-12-01), Emmert et al.
patent: 6438678 (2002-08-01), Cashman et al.
patent: 6504851 (2003-01-01), Abler et al.
patent: 6633933 (2003-10-01), Smith et al.
patent: 6640278 (2003-10-01), Nolan et al.
patent: 6643654 (2003-11-01), Patel et al.
patent: 6690655 (2004-02-01), Miner et al.
patent: 6721854 (2004-04-01), Asano et al.
patent: 6721872 (2004-04-01), Dunlop et al.
patent: 6742060 (2004-05-01), Poisner et al.
patent: 6748488 (2004-06-01), Byrd et al.
patent: 6779063 (2004-08-01), Yamamoto
patent: 6871244 (2005-03-01), Cahill et al.
patent: 7073022 (2006-07-01), El-Batal
patent: 7107385 (2006-09-01), Rajan
patent: 2003/0074515 (2003-04-01), Resnick
patent: 2003/0093598 (2003-05-01), Park
patent: 2003/0219003 (2003-11-01), Parekh
patent: 2003/0219033 (2003-11-01), Silvester
patent: 2003/0225724 (2003-12-01), Weber
patent: 2003/0229739 (2003-12-01), Brewer et al.
patent: 2003/0229748 (2003-12-01), Brewer et al.
patent: 2003/0237022 (2003-12-01), Thayer
patent: 2004/0015762 (2004-01-01), Klotz et al.
patent: 2004/0024858 (2004-02-01), Garcelon et al.
patent: 2004/0081179 (2004-04-01), Gregorcyk, Jr.
patent: 2004/0098518 (2004-05-01), Beckett et al.
patent: 2004/0098530 (2004-05-01), Earl et al.
patent: 2004/0098645 (2004-05-01), Beckett et al.
patent: 2004/0204029 (2004-10-01), Parry
patent: 2005/0015532 (2005-01-01), Beckett et al.
patent: 2005/0149793 (2005-07-01), Beckett et al.
patent: 19616753 (1996-12-01), None
patent: 10056198 (2002-02-01), None
patent: 0 508 604 (1992-03-01), None
patent: WO 01/25942 (2001-04-01), None
patent: PCT/US2003/034803 (2004-03-01), None
patent: PCT/US2003/034368 (2004-06-01), None
patent: WO2004/046913 (2004-06-01), None
patent: PCT/US2004/012021 (2005-02-01), None
DSLWebserver.com—Diagram: Single Computer Using NAT+Crossover Cable—May 29, 2001.
DSLWebserver.com—Diagram:Two Computer Crossover Cable Network—Jun. 10, 2001.
SearchNetworking.com—Crossover Cable—Sep. 16, 2002.
Ultra100 User Manual found at : □□http://www.promise.com/support/download/download2—eng.asp?category=all&os=100&productID=18□□Dated Nov. 21, 2000.
http://www.promise.com/support/download/download2—eng.asp?category=all&os=100&productID=18.
X-bit Labs article—“VIA KT266: Final Verdict. MSI K7T266 Pro Mainboard” found at http://www.xbitlabs.com/articles/mainboards/display/msi-k7t266-pro.html—Dated May 10, 2001.
Intel Corporation product brief, 2 pages.
Intel Corporation, Intel network Infrastructure Processors, Extending Intelligence in the Network.
Alan Benner, “Fibre Channel Gigabit Communications and I/O for Computer Networks”, McGraw Hill 1996, Chapters 6, 7, 8, 12, and 17.
Intel Corp., AAU Support Library for the Intel 80310 I/O Processor Chipset and 80321 I/O Processor, Reference Manual, Apr. 2002.
Intel Corp., Intel XScale Microarchitecture, Technical Summary, 2000.
J. Postel et al., Internet Control Message Protocol, DARPA Internet Program Protocol Specification, Sep. 1981, 19 pages.
Internet Protocol, DAPRA Internet Program Protocol Specification, Information Sciences Institute, Univ. of Southern California, Sep. 1982, 45 pages.
R Elliot et al., Serial Attached SCSI, Proposed Serial Attached SCSI working draft, Apr. 25, 2002.
KP Deyring et al., Serial ATA: High Speed Serialized AT Attachment, Revision 1.0, Aug. 29, 2001.
Intel Corporation, Intel XScale Core, Developer's Manual, Dec. 2000.
Atallah Deif N.
Beckett Richard C.
Fleming Caroline M.
Fleming Fritz
Intel Corporation
Martinez David E
LandOfFree
Integrated circuit having multiple modes of operation does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Integrated circuit having multiple modes of operation, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Integrated circuit having multiple modes of operation will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3973853