Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design
Reexamination Certificate
2005-03-29
2005-03-29
Whitmore, Stacy A. (Department: 2812)
Computer-aided design and analysis of circuits and semiconductor
Nanotechnology related integrated circuit design
Reexamination Certificate
active
06874133
ABSTRACT:
A plurality of member devices is defined in a conformal outline having a pair of spaced parallel sides. Associated with each member device is a spacing constraint that sets a minimum distance the member device can be spaced from another member device and each side of the conformal outline. The spacing between member devices and/or the sides of the conformal outline are increased and/or decreased as necessary to minimize the area of the conformal outline that the member devices are received in with no violation of the spacing constraints while excluding from the conformal outline all or part of any nonmember devices defined therein.
REFERENCES:
patent: 5625568 (1997-04-01), Edwards et al.
patent: 5636132 (1997-06-01), Kamdar
patent: 6035108 (2000-03-01), Kikuchi
patent: 6378123 (2002-04-01), Dupenloup
patent: 6446239 (2002-09-01), Markosian et al.
patent: 6550046 (2003-04-01), Balasa et al.
patent: 6587992 (2003-07-01), Marple
patent: 6782516 (2004-08-01), Rittman et al.
Fallon Elias
Gopalakrishnan Prakash
Rutenbar Rob A.
Cadence Design Systems Inc.
Whitmore Stacy A.
LandOfFree
Integrated circuit design layout compaction method does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Integrated circuit design layout compaction method, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Integrated circuit design layout compaction method will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3419190