Electrical computers and digital processing systems: support – Clock – pulse – or timing signal generation or analysis – Multiple or variable intervals or frequencies
Reissue Patent
2006-08-29
2006-08-29
Browne, Lynne H. (Department: 2116)
Electrical computers and digital processing systems: support
Clock, pulse, or timing signal generation or analysis
Multiple or variable intervals or frequencies
C713S322000, C712S229000
Reissue Patent
active
RE039252
ABSTRACT:
A method and apparatus including a first circuit configured to receive multiple instructions including a first instruction having a first execution time, and to generate a first signal having a state dependent on the first execution time; a second circuit configured to receive the first signal and to generate a clock signal including a clock cycle having a period dependent on the state of the first signal; and a third circuit configured to receive the clock signal and execute a portion of the first instruction during the clock cycle, the first execution time corresponding to the portion of the first instruction.
REFERENCES:
patent: 5247656 (1993-09-01), Kabuo et al.
patent: 6018796 (2000-01-01), Suzuki et al.
Browne Lynne H.
Du Thuan
Intel Corporation
Pearl Cohen Zedek Latzer LLP
LandOfFree
Instruction dependent clock scheme does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Instruction dependent clock scheme, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Instruction dependent clock scheme will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3618536