Electrical computers and digital data processing systems: input/ – Input/output data processing – Input/output process timing
Reexamination Certificate
1998-02-25
2001-02-20
Lee, Thomas C. (Department: 2782)
Electrical computers and digital data processing systems: input/
Input/output data processing
Input/output process timing
C360S051000, C375S257000, C375S213000, C455S427000, C710S007000, C710S033000, C710S120000
Reexamination Certificate
active
06192430
ABSTRACT:
BACKGROUND AND SUMMARY OF THE INVENTION
This application related to mixed-signal processing (MSP) systems, and in particular to serial interfaces to an MSP chip.
One important consideration of the design of any chip package is that of providing as much functionality as possible while requiring as small an area and as few external connections as possible. In chips with many or complex functions, many external pins are required to allow for all necessary control, power, and data signals. It is therefore desirable that any particular function be designed in such a way as to require as few pins as possible.
Another important consideration in the design of a processing system is flexibility of use. Each chip will necessarily be connected to other devices providing input, output, and control signals, so it is advantageous if the chip can accommodate as wide a range of peripheral devices as possible.
Flexible Serial Interface
This application presents a mixed-signal processor (MSP) chip with a flexible serial interface which simultaneously accommodates two serial ports on a reduced number of pins. The pin definitions of these serial ports are configured to function well with several different external chips. Any two of these chips, or two of any one of these chips, may be used concurrently by the present MSP. When used with chips that require it, the present MSP chip provides a clock signal to each of these. When used with other chips, the MSP can receive a clock signal from an external chip, and will then pass this signal through to any chip on the other of the two serial ports.
Particular advantages of the chip of the preferred embodiment include:
1) a minimum number of required pins (5 for two ports)
2) flexibility in the sampling rate (e.g. 7.2 KHz or 8.0 KHz)
3) flexibility in configuration (up to two interface chips in multiple configurations)
4) a minimum number of registers is required (e.g. two 16-bit data registers and one 5-bit register)
5) supports the use of two simultaneous channels.
REFERENCES:
patent: 4275455 (1981-06-01), Bartlett
patent: 4617642 (1986-10-01), Clark
patent: 5535237 (1996-07-01), LaPadula, III et al.
patent: 5903835 (1999-05-01), Dent
patent: 5912924 (1999-06-01), Dreyer et al.
patent: 5917668 (1999-06-01), Behrens et al.
patent: 357178534 (1982-11-01), None
“Microcomputers and Microprocessors—The 8080, 8085, and Z-80 programming, interfacing, and Troubleshooting” by John Uffenbeck.
Bower Ian Lloyd
Dalley Craig Lance
Downing Richard E.
Eaves George Paul
Tsay Ching-yuh
Brady III Wade James
Lee Thomas C.
Peyton Tammara
Swayze, Jr. W. Daniel
Telecky , Jr. Frederick J.
LandOfFree
Innovative dual-channel serial interface circuit scheme does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Innovative dual-channel serial interface circuit scheme, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Innovative dual-channel serial interface circuit scheme will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2579465