Highly reliable flash memory structure with halo source

Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S315000, C257S316000, C438S201000, C438S211000, C438S257000

Reexamination Certificate

active

06507066

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to semiconductor devices and particularly to erasable programmable flash memory devices.
2. Description of Related Art
Holes induced by source erase cause a reliability problem in Flash memory devices. Although use of negative gate source erase alleviates hot hole injection, the problem is that it does not eliminate hot hole generation.
U.S. Pat. No. 5,395,773 of Ravindhran et al. shows a MOSFET with a gate penetrating halo implant. However, the halo implant is below the source/drain (S/D) regions and is for a different purpose from the halo ion implant of the invention.
SUMMARY OF THE INVENTION
An advantage of this invention is that a surface halo source structure is used in which an N-type region surrounds a P-type region forming a combined P-type/N-type source region. The result is provision of a channel erase function performed at the same bias voltage as the source erase, which eliminates hole injection and hole generation. Thus channel erase can be achieved with a bias condition similar to source erase. Hot hole injection can be eliminated due to the employment of channel erase.
In accordance with this invention, a Flash EEPROM memory device includes a gate electrode stack formed on the surface of a doped silicon semiconductor substrate and, a source region and a drain region formed in the surface of the doped silicon semiconductor substrate. The device includes a surface halo formed in the surface of the source region juxtaposed with the gate electrode stack without any halo region in the surface of the drain region. Thus, an asymmetric device is provided with the halo region separated from the semiconductor substrate by intervening portions of the source region. Preferably, the source region and the drain region are located in the surface of the substrate, with the source region and the drain region being located aside from the gate electrode stack in overlapping relationship with the gate electrode stack. In addition, a surface halo region is formed in the surface of the source region surrounded by the source region and juxtaposed with the gate electrode stack and with a slight overlap in position of the halo region with the gate electrode stack.
Preferably, a contact region is doped with P type boron dopant with a dose from about 5 E 14 ions/cm
2
to about 5 E 15 ions/cm
2
. The contact region is formed in the doped silicon semiconductor material.
The P type BF
2
dopant was ion implanted into a P+ type halo region with a dose from about 5 E 14 ions/cm
2
to about 5 E 15 ions/cm
2
, at an energy from about 10 keV to about 30 keV. The tunnel oxide layer has a thickness from about 70 Å to about 120 Å.
The device is erased with a negative voltage from about −10 Volts to about −15 Volts on the control gate electrode and a positive voltage from about 10 Volts to about 5 Volts on the source region.
The device is erased with voltages applied during the erase mode as follows:
V
CG
= −10 V
V
S
= 5 V
V
D
= FL
V
Sub
= FL
V
CG
= Control Gate Voltage
V
S
= Source Voltage
V
D
= Drain Voltage
V
Sub
= P-Well Voltage


REFERENCES:
patent: 5350938 (1994-09-01), Matsukawa et al.
patent: 5464785 (1995-11-01), Hong
patent: 6025625 (2000-02-01), Chi
patent: 6054732 (2000-04-01), Ho et al.
patent: 6103602 (2000-08-01), Thurgate et al.
patent: 6111286 (2000-08-01), Chi et al.
patent: 0 558 404 (1993-01-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Highly reliable flash memory structure with halo source does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Highly reliable flash memory structure with halo source, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Highly reliable flash memory structure with halo source will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3050705

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.