Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Reexamination Certificate
2001-09-07
2003-04-29
Eckert, George (Department: 2815)
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
C257S335000, C257S343000, C257S488000
Reexamination Certificate
active
06555873
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to semiconductor devices fabricated in a silicon substrate. More specifically, the present invention relates to field-effect semiconductor transistor structures capable of withstanding high voltages.
BACKGROUND OF THE INVENTION
High-voltage, field-effect transistors (HVFETs) are well known in the semiconductor arts. Most often, HVFETs comprise a device structure that includes an extended drain region that supports the applied high-voltage when the device is in the “off” state. HVFETs of this type are commonly used in power conversion applications such as AC/DC converters for offline power supplies, motor controls, and so on. These devices can be switched at high voltages and achieve a high blocking voltage in the off state while minimizing the resistance to current flow in the “on” state. The blocking or breakdown voltage is generally denoted as Vbd. The acronym Rsp refers to the product of the resistance and surface area, and is generally used to describe the on-state performance of the device. An example of a prior art HVFET having an extended drain region with a top layer of a conductivity type opposite that of the extended drain region is found in U.S. Pat. No. 4,811,075.
In a conventional HVFET the extended drain region is usually lightly doped to support high voltages applied to the drain when the device is off. The length of the extended drain region is also increased to spread the electric field over a larger area so the device can sustain higher voltages. However, when the device is on (i.e., conducting) current flows through the extended drain region. The combined decrease in doping and increase length of the extended drain region therefore have the deleterious effect on the on-state performance of the device, as both cause an increase in on-state resistance. In other words, conventional high-voltage FET designs are characterized by a trade-off between Vbd and Rsp.
To provide a quantitative example, a typical prior art vertical HVFET (NMOS-type) may have a Vbd of 600V with a Rsp of about 16 ohm-mm
2
. Increasing the length of the extended drain would affect device performance by increasing Vbd beyond 600V at the expense of a higher Rsp value. Conversely, reducing the length of the extended drain would improve the on-state resistance to a value below 16 ohm-mm
2
, but such a change in the device structure would also cause Vbd to be reduced to less than 600V.
A device structure for supporting higher Vbd voltages with a low Rsp value is disclosed in U.S. Pat. Nos. 4,754,310, 5,438,215, and also in the article entitled,
“Theory of Semiconductor Superjunction Devices”
by T. Fujihira, Jpn. J. Appl. Phys., Vol. 36, pp. 6254-6262, October 1977. In this device structure the extended drain region comprises alternating layers of semiconductor material having opposite conductivity types, e.g., PNPNP . . . As high voltage is applied to the layers of one conductivity type, all of the layers are mutually depleted of charge carriers. This permits a high Vbd at much higher conducting layer doping concentrations as compared to single layer devices. The higher doping concentrations, of course, advantageously lower the Rsp of the transistor device. For example, in the article entitled,
“A new generation of high voltage MOSFETs breaks the limit line of silicon”
by G. Deboy et al., IEDM tech. Digest, pp. 683-685, 1998, the authors report a vertical NMOS device with a Vbd of 600V and a Rsp of about 4 ohm-mm
2
.
Another approach to the problem of achieving high-voltage capability is disclosed in the paper,
“Realization of High Breakdown Voltage in Thin SOI Devices”
by S. Merchant et al., Proc. Intl. Symp. on Power Devices and ICs, pp. 31-35, 1991. This paper teaches an extended drain region that comprises a thin layer of silicon situated on top of a buried oxide layer disposed on top of a semiconductor substrate. In operation, the underlying silicon substrate depletes charge from the thin silicon layer at high voltages. The authors claim that high values of Vbd are obtained as long as the top silicon layer is sufficiently thin and the buried oxide layer is sufficiently thick. For instance, a lateral NMOS device with Vbd of 600V and Rsp of about 8 ohm-mm
2
is obtained using this approach.
Other background references of possible interest to those skilled in the art include U.S. Pat. No. 6,184,555, 6,191,447, 6,075,259, 5,998,833, 5,637,898, International Application No. PCT/IB98/02060 (International Publication No. WO 99/34449), and the article,
“High Performance
600
V Smart Power Technology Based on Thin Layer Silicon
-
on
-
Insulator”
by T. Letavic et al., Proc. ISPSD, pp. 49-52, 1997.
Although the device structures described above achieve high Vbd with relatively low on-state resistance as compared to earlier designs, there is still an unsatisfied need for a high-voltage transistor structure that can support still higher voltages while achieving a much lower on-state resistance.
REFERENCES:
patent: 4626879 (1986-12-01), Colak
patent: 4754310 (1988-06-01), Coe
patent: 4764800 (1988-08-01), Sander
patent: 4796070 (1989-01-01), Black
patent: 4811075 (1989-03-01), Elkund
patent: 4890146 (1989-12-01), Williams et al.
patent: 4922327 (1990-05-01), Mena et al.
patent: 5010024 (1991-04-01), Allen et al.
patent: 5146298 (1992-09-01), Elkund
patent: 5155574 (1992-10-01), Yamaguchi
patent: 5237193 (1993-08-01), Williams et al.
patent: 5270264 (1993-12-01), Andideh et al.
patent: 5294824 (1994-03-01), Okada
patent: 5313082 (1994-05-01), Eklund
patent: 5324683 (1994-06-01), Fitch et al.
patent: 5359221 (1994-10-01), Miyamoto et al.
patent: 5386136 (1995-01-01), Williams et al.
patent: 5438215 (1995-08-01), Tihanyi
patent: 5473180 (1995-12-01), Ludikhuize
patent: 5521105 (1996-05-01), Hsu et al.
patent: 5550405 (1996-08-01), Cheung et al.
patent: 5637898 (1997-06-01), Baliga
patent: 5654206 (1997-08-01), Merrill
patent: 5656543 (1997-08-01), Chung
patent: 5659201 (1997-08-01), Wollesen
patent: 5663599 (1997-09-01), Lur
patent: 5670828 (1997-09-01), Cheung et al.
patent: 5679608 (1997-10-01), Cheung et al.
patent: 5998833 (1999-12-01), Giese et al.
patent: 6133607 (2000-10-01), Funaki et al.
patent: 6184555 (2001-02-01), Tihanyi et al.
patent: 6353252 (2002-03-01), Yasuhara et al.
patent: 43 09 764 (1994-09-01), None
patent: WO 99/34449 (1999-07-01), None
High Performance 700V Smart Power Technology Based on Thin Layer Silicon-on-Insulatorby Letavic et al. pp. 31-35.
Theory of Semiconductor Superjunction Devicesby Fujihira, T. Matsumoto Factory, Fuji Electric Co., Ltd. Jul., 1997. Pp. 31-35.
Yung C. Liang, K.P. Gan and Ganesh S. Sumudra; Oxide-Bypassed VDMOS (OBVDMOS): An Alternative to Superjunction High Voltage MOS Power Devices; Article dated Aug. 8, 2001, IEEE Electron Devices Letters, vol. 22, No. 8, pp. 407-409.
International Electron Devices Meeting 1979—Washington, D.C. Dec. 3-4-5,Sponsored by Electron Devices Society of IEEE, pp. 238-241.
Japanese Journal of Applied Physics, Part 1, Regular Papers, Short Notes&Review Papers, Oct. 1997; vol. 36, No. 10; pp. 6254-6262.
Patent Abstract of Japan, vol. 018, No. 590 (E-1628), Nov. 10, 1994 and JP 06224426 (Matsushita Electron Corp.) Aug. 12, 1994.
Patent Abstract of Japan, vol. 016, No. 347 (E-1240), Jul. 27, 1992 and JP 04 107867 (Matsushita Electron Corp.) Apr. 9, 1992.
Air-Gap Formation During IMD Deposition to Lower Interconnect Capacitance,B Shieh, K.C. Saraswat, IEEE Electron Device Letters, vol., 19, No. 1, Jan. 1998.
Theory of Semiconductor Superjunction Devices,Tatsuhiko Fujihara; Received Mar. 11, 1997; accepted for publication Jul. 23, 1997, 9 pages.
A New Generation of High Voltage MOSFETs Breaks The Limit Line of Silicon,G. Deboy, M. Marz, J.-P. Stengl, H. Strack, J. Tihanyi and H. Weber, Siemens AG, Semiconductor Division, Munchen, Germany; IEDM 98-683—IEDM 98-685.
Realization of High Breakdown Voltage(>700V)in Thin SOI Devices;S. Merchant, E. Arnold, H. Baumgart, S. Mukherjee, H. Pein, and R. Pinker, Philips Laboratories, North American Philips Corporation; 1991 IEEE,
Darwish Mohamed
Disney Donald Ray
Burgess & Bereznak LLP
Eckert George
Power Integrations, Inc.
LandOfFree
High-voltage lateral transistor with a multi-layered... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with High-voltage lateral transistor with a multi-layered..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High-voltage lateral transistor with a multi-layered... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3049752