Static information storage and retrieval – Read/write circuit – For complementary information
Patent
1998-09-01
2000-06-13
Nelms, David
Static information storage and retrieval
Read/write circuit
For complementary information
365154, 365203, 36518906, 36518911, G11C 700
Patent
active
060757299
ABSTRACT:
A semiconductor memory has a plurality of word lines a plurality of bit line pairs and a plurality of memory cells formed at intersection points between the word lines and the bit line pairs. A word decoder generates a word line select signal upon receipt of an address signal and a bit decoder generates a bit line select signal on receiving the address signal. A bit line load circuit receives a signal current from the applicable memory cell, a sense circuit detects an output signal from the bit line load circuit, and a bit line pull-down circuit and a bit line recovery circuit drives the applicable bit lines upon writing data to the memory cell in question. The bit line load circuit and the bit line recovery circuit include pMOS transistors whose drains are connected to the bit lines and whose gates are fed with a control signal, and diodes whose anodes are connected to a first power supply and whose cathodes are connected to sources of the pMOS transistors, the pMOS transistors and the diodes being furnished to each of the bit line pairs. The pMOS transistors are inhibited from conducting while the bit lines are being driven Low by the bit line pull-down circuit during a write cycle, and allowed to conduct during other periods including a read cycle. This constitution shortens the recovery time, implementing a high-speed SRAM with a shortened cycle time.
REFERENCES:
patent: 5093806 (1992-03-01), Tran
patent: 5305259 (1994-04-01), Kim
patent: 5781469 (1998-07-01), Pathak et al.
patent: 5841704 (1998-11-01), Notomi
patent: 5896330 (1999-04-01), Gibson
Arakawa Fumihiko
Higeta Keiichi
Kanetani Kazuo
Kusunoki Takeshi
Nambu Hiroaki
Hitachi , Ltd.
Ho Hoai V.
Nelms David
LandOfFree
High-speed static random access memory does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with High-speed static random access memory, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High-speed static random access memory will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2074694