Electronic digital logic circuitry – Interface – Current driving
Patent
1995-06-05
1997-03-25
Westin, Edward P.
Electronic digital logic circuitry
Interface
Current driving
326 48, 326 50, 326110, H03K 19082, H03K 190948
Patent
active
056148445
ABSTRACT:
Architecture for a programmable logic device is described which can operate at substantially faster clock rates than present programmable logic devices. The PLD uses BiCMOS circuit elements to make use of the speed advantages of bipolar technology while also enjoying the limited power consumption of CMOS technology.
REFERENCES:
patent: Re34363 (1993-08-01), Freeman
patent: 4410816 (1983-10-01), Kanai
patent: 4706216 (1987-11-01), Carter
patent: 4758745 (1988-07-01), Elgamal et al.
patent: 4855619 (1989-08-01), Hsieh et al.
patent: 4987319 (1991-01-01), Kawana
patent: 4999519 (1991-03-01), Kitsukawa et al.
patent: 5017813 (1991-05-01), Galbraith et al.
patent: 5144166 (1992-09-01), Camarota et al.
patent: 5155387 (1992-10-01), Fletcher et al.
patent: 5208491 (1993-05-01), Ebeling et al.
patent: 5256918 (1993-10-01), Suzuki
patent: 5260881 (1993-11-01), Agrawal et al.
patent: 5298810 (1994-03-01), Scott et al.
patent: 5327023 (1994-07-01), Kawana et al.
patent: 5355035 (1994-10-01), Vora et al.
patent: 5369314 (1994-11-01), Patel et al.
patent: 5397937 (1995-03-01), Ueda et al.
patent: 5406133 (1995-04-01), Vora
patent: 5497108 (1996-03-01), Menon et al.
Menon Suresh M.
Sasaki Paul T.
Whang Tsung C.
Dyna Logic Corporation
Santamauro Jon
Westin Edward P.
LandOfFree
High speed programmable logic architecture does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with High speed programmable logic architecture, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High speed programmable logic architecture will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2206501