Active solid-state devices (e.g. – transistors – solid-state diode – With means to control surface effects – Insulating coating
Reexamination Certificate
2000-08-31
2004-05-18
Smith, Matthew (Department: 2825)
Active solid-state devices (e.g., transistors, solid-state diode
With means to control surface effects
Insulating coating
C257S410000, C257S649000, C438S783000, C438S791000
Reexamination Certificate
active
06737730
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to annealing processes used to repair process-induced damage in integrated circuits.
2. State of the Art
Integrated circuit devices are typically fabricated in mass on silicon wafers. During the fabrication process, a semiconductor wafer is transformed into a multitude of integrated circuits by subjecting it to numerous ordered steps, which may include coating with photoresist resin, exposure of the photoresist to electromagnetic radiation using a reticle affixed to a highly precise stepper device, development of the photoresist to form a mask, oxidation, nitridization, silicidation, wet etching, plasma etching, chemical vapor deposition, plasma-enhanced chemical vapor deposition, sputter deposition, ion implants, and annealing steps for activating and driving implanted ions. A number of these steps create residual damage to the material being treated. For example, plasma etches typically leave dangling silicon bonds. In such a case, the silicon surface exposed to the etch comprises many silicon atoms with unfilled orbitals. Another example is the crystal damage wrought by ion implants. It is axiomatic that the larger the implanted ion, the greater the crystal damage. Arsenic, a relatively large ion, is particularly adept at damaging the silicon crystal structure when implanted. Plasma-enhanced chemical vapor deposition processes can also create damage similar to that caused by plasma etches. In addition, silicon dioxide deposited using, plasma-enhanced chemical vapor deposition processes tends to trap electrons. The charge buildup resulting from trapped electrons can shift threshold voltage values in field-effect transistors to the point where they will not fully shut off. Unwanted current leakage through the transistors results.
Following fabrication, but before encapsulation or other packaging steps, the wafers are annealed at temperatures of about 400° C. in a forming gas containing diatomic hydrogen for approximately 30 minutes in order to repair the damage caused by the various process steps. Generally, the forming gas contains both diatomic hydrogen and diatomic nitrogen gases. The partial pressure of hydrogen within the forming gas is usually about 20 percent of the total pressure. At anneal temperatures, nitrogen functions as an inert gas, as it does not react with either hydrogen or the materials from which the circuits were fabricated within this temperature range. Although other inert gases such as helium, neon or argon may be used as components of the forming gas, nitrogen is used primarily for cost considerations. In addition, although forming gases having higher concentrations of hydrogen or even pure hydrogen could be used for the final anneal ambiance, safety concerns dictate that hydrogen be diluted to a partial pressure of around 20 percent of the total pressure. At elevated temperatures, silicon crystals damaged by implanted ions tend to heal themselves. Although the healing process may be less than perfect, a significant reduction in transistor leakage is observed. During the anneal, the hydrogen gas molecules, on account of their small size, are able to diffuse throughout the circuit and react with any dangling bonds that are present. Dangling bonds may be present on silicon atoms in substrate regions which have been plasma etched, in polycrystalline silicon layers which have been plasma etched, and in silicon atoms in silicon dioxide layers which have been formed using plasma-enhanced chemical vapor deposition. The diffusion of hydrogen throughout the oxide layers dissipates trapped charges and enhances circuit performance.
During the fabrication process, an integrated circuit is subjected on numerous occasions to elevated temperature. Generally, the elevated temperature is required to effect a necessary step in the fabrication process. For example, oxidation of silicon, implant activations, and chemical vapor deposition of silicon dioxides are generally performed at temperatures in excess of 500 degrees centigrade. Metallization steps are also performed at high temperatures. Although a certain amount of exposure to elevated temperatures is required both to activate implanted ions and to cause them to diffuse within the implanted material, too much exposure to elevated temperature will effect too great an overlap and counterdoping of adjacent implants having opposite conductivity types and cause source/drain regions of field-effect transistors to diffuse too far into the channel regions. Outdiffusion of dopants into the channel regions is irreversible and will result in transistor leakage. Greater outdiffusion will, at some point, completely destroy the functionality of the circuit. The exposure of integrated circuits to heat is analogous in two respects to the exposure of living organisms to ionizing radiation. Not only is exposure cumulative, but at some exposure level, the organism will die. Each integrated circuit device has an optimum total thermal exposure limit that is generally referred to as the circuit's thermal budget. The budget is calculated by summing all exposures with regard to both time and temperature. Although time is a linear function, the diffusion rate does not increase in direct proportion to the increase in temperature. Instead, the diffusion rate increases geometrically with increasing temperature.
As device geometries are shrunk for new generations of integrated circuits, thermal budgets must be lowered by a corresponding amount. Unless the process is modified to reflect these reduced thermal budgets, it will become increasingly difficult to stay within those budgets. It is a given that final anneals in a hydrogen-containing ambiance for extended periods will become increasingly problematic in terms of thermal budget considerations as device dimensions shrink.
Silicon nitride films are used extensively as moisture barriers in integrated circuits. Silicon nitride films are also nearly impermeable to diatomic hydrogen molecules at standard temperature and pressure. This has not posed a problem until fairly recently, as the silicon nitride film is deposited as the final layer in the fabrication process. The hydrogen anneal step is performed prior to depositing the final silicon nitride film. However, silicon nitride films are also being used with increasing frequency for sidewall spacers and capping layers on field-effect transistor gates when self-aligned contact etches are required for sub-half-micron geometries. These silicon nitride gate structures must be fabricated long before the hydrogen anneal step. The presence of these silicon nitride structures greatly hampers the diffusion of hydrogen molecules into silicon dioxide layers associated with the transistor gates.
Therefore, a new final thermal anneal process is needed that is more compatible with the limited thermal budgets and the silicon nitride gate structures associated with the new generations of integrated circuits.
REFERENCES:
patent: 4154873 (1979-05-01), Hickox et al.
patent: 4583283 (1986-04-01), Dubois et al.
patent: 4654269 (1987-03-01), Lehrer
patent: 4857976 (1989-08-01), Overhauser et al.
patent: 4901133 (1990-02-01), Curran et al.
patent: 5139971 (1992-08-01), Giridhar et al.
patent: 5425843 (1995-06-01), Saul et al.
patent: 5494860 (1996-02-01), McDevitt et al.
patent: 5517045 (1996-05-01), Ho et al.
patent: 5520785 (1996-05-01), Evans et al.
patent: 5624865 (1997-04-01), Schuegraf et al.
patent: 5679585 (1997-10-01), Gardner et al.
patent: 5720828 (1998-02-01), Strom-Olsen et al.
patent: 5814553 (1998-09-01), Chuang et al.
patent: 5895274 (1999-04-01), Lane et al.
patent: 6352946 (2002-03-01), Lane et al.
patent: 6387828 (2002-05-01), Lane et al.
Sameshima et al., “Improvement of SiO2Properties by Heating Treatment in High Pressure H2O Vapor”, Tokyo University of Agriculture and Technology, Japanese Journal of Applied Physics, 1997, p. 36.
Reisman et al., “On the removal of insulator induced radiation damage from insulated gate field effect transistors at elevated pressur
Lane Richard H.
Wald Phillip G.
Malsawma Lex H.
Smith Matthew
TraskBritt
LandOfFree
High-pressure anneal process for integrated circuits does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with High-pressure anneal process for integrated circuits, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High-pressure anneal process for integrated circuits will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3191945