Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Reexamination Certificate
2009-09-09
2010-12-07
Lee, Eugene (Department: 2891)
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
C257SE21240, C257SE21632, C257SE27062, C438S199000, C438S778000
Reexamination Certificate
active
07847357
ABSTRACT:
The present invention relates to complementary metal-oxide-semiconductor (CMOS) devices having gapped dual stressors with dielectric gap fillers. Specifically, each CMOS device of the present invention includes at least one n-channel field effect transistor (n-FET) and at least one p-channel field effect transistor (p-FET). A tensilely stressed dielectric layer overlays the n-FET, and a compressively stressed dielectric layer overlays the p-FET. A gap is located between the tensilely and compressively stressed dielectric layers and is filled with a dielectric filler material. In one specific embodiment of the present invention, both the tensilely and compressively stressed dielectric layers are covered by a layer of the dielectric filler material, which is essentially free of stress. In an alternatively embodiment of the present invention, the dielectric filler material is only present in the gap between the tensilely and compressively stressed dielectric layers.
REFERENCES:
patent: 3777814 (1973-12-01), Gustavson et al.
patent: 5937323 (1999-08-01), Orczyk et al.
patent: 6217658 (2001-04-01), Orczyk et al.
patent: 6217721 (2001-04-01), Xu et al.
patent: 7115954 (2006-10-01), Shimizu et al.
patent: 7214629 (2007-05-01), Luo et al.
patent: 2003/0040158 (2003-02-01), Saitoh
patent: 2003/0181005 (2003-09-01), Hachimine et al.
patent: 2004/0104405 (2004-06-01), Huang et al.
patent: 2005/0214998 (2005-09-01), Chen et al.
Tarraf, A. et al., “Stress Investigation of PECVD Dielectric Layers for Advanced Optical MEMS,” J. Micromech. Microeng., 2004, pp. 317-323, vol. 14 .
Chinese Patent Application Publication No. CN1449585A dated Oct. 15, 2003, English-language abstract only.
Johns, D. et al., “Analog Integrated Circuit Design”, 1997, pp. 101-104, John Wiley & Sons, Inc.
Doris Bruce B.
Dyer Thomas W.
Medeiros David R.
Topol Anna W.
Gumedzoe Peniel M
International Business Machines - Corporation
Lee Eugene
Percello, Esq. Louis J.
Scully , Scott, Murphy & Presser, P.C.
LandOfFree
High performance CMOS devices comprising gapped dual... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with High performance CMOS devices comprising gapped dual..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High performance CMOS devices comprising gapped dual... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-4183863