Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design
Reexamination Certificate
2001-10-24
2004-01-06
Siek, Vuthe (Department: 2825)
Computer-aided design and analysis of circuits and semiconductor
Nanotechnology related integrated circuit design
C716S030000, C716S030000, C345S661000, C345S215000, C345S215000
Reexamination Certificate
active
06675363
ABSTRACT:
REFERENCE TO COMPACT DISCS (CD-R'S) FILED WITH THE APPLICATION
Duplicate compact discs (CD-R's) have been filed with the present application as a computer program listing appendix. Each compact disc contains the following file: “code” (105 kB, created Jun. 19, 2003). The material on the compact discs is incorporated herein by reference as a computer program listing appendix.
FIELD OF THE INVENTION
The present invention generally relates to power integrity analysis in semiconductor layout, and more specifically relates to a graphic user interface which is configured to integrate third party tools in power integrity analysis.
BACKGROUND OF THE INVENTION
As shown in
FIG. 1
, presently, when an engineer wants to design a semiconductor layout and then perform a transistor-level power integrity analysis of the layout, the engineer (user
10
in
FIG. 1
) first uses a design tool
12
to design the layout. Such design tools include Avant! and FlexStream. After the engineer has designed the layout, he or she inputs as much information as possible about the layout into a power integrity analysis integration tool
14
, and uses the analysis tool to perform a transistor-level power integrity analysis of the layout. Depending on the results of the analysis, the engineer
10
may revise the layout using the design tool
12
and re-analyze the revised layout. The process may be repeated several times.
The present method of using one tool (a design tool) to design a semiconductor layout and manually entering information about the layout into another tool (an analysis tool) in order to perform a transistor-level power integrity analysis of the layout requires that data be entered twice. Hence, the method is tedious and is prone to error. Additionally, the method is inefficient due to the lack of batch queuing. The inputs are generally so fragmented into different setup files, etc. that it is extremely difficult to complete the flow in one attempt without experiencing setup file problems or errors. Furthermore, the method requires, as a result of having to make manual entries into the power integrity analysis integration tool, that the engineer effectively be an expert in running such power integrity tools.
OBJECTS AND SUMMARY OF THE INVENTION
A general object of an embodiment of the present invention is to provide a graphic user interface which is configured to integrate third party tools in power integrity analysis.
Another object of an embodiment of the present invention is to provide a graphic user interface which is configured to extract information about a semiconductor layout from a design tool which has been previously used to design the semiconductor layout.
Still another object of an embodiment of the present invention is to provide an integrated power integrity analysis flow suite which is efficient and relatively easy to use.
Still yet another object of an embodiment of the present invention is to provide a power integrity analysis method which is not prone to error.
Yet still another object of an embodiment of the present invention is to provide a power integrity analysis integration tool which is configured such that it can used by someone who is not an expert in running power integrity tools.
Briefly, and in accordance with at least one of the foregoing objects, an embodiment of the present invention provides a power integrity analysis integration tool for analyzing the power integrity of a semiconductor layout previously designed using a separate design tool. The power integrity analysis integration tool provides a graphic user interface that is configured to extract layout data from the design tool and perform a transistor-level analysis of the power integrity of the semiconductor layout.
Preferably, the results of the analysis is displayed, and the power integrity analysis integration tool determines whether a correct environment was set up by a user using the design tool, logs all operations and collect all logs in a common place, checks for errors at each step of the analysis, performs batch queuing of all commands, saves all settings and retrieves the settings each time the power integrity analysis integration tool is started. Additionally, preferably the power integrity analysis integration tool is configured to interact with a plurality of different design tools, and is configured to determine which optimized binaries to use for each different design tool. Preferably, the power integrity analysis integration tool is configured such that a user selects which design tool is to be interacted with by the power integrity analysis integration tool. Preferably, the power integrity analysis integration tool is configured to prompt the user for a location of the data to be extracted, and is configured such that a plurality of procedures are listed to be selected by the user, and the power integrity analysis integration tool performs the selected procedures during the analysis. A method of designing a semiconductor layout and performing a transistor-level analysis of the power integrity of the semiconductor layout includes, first, using a design tool to design the semiconductor layout, and then using the power integrity analysis integration tool to extract layout data from the design tool and perform a transistor-level analysis of the power integrity of the semiconductor layout.
REFERENCES:
patent: 5933356 (1999-08-01), Rostoker et al.
patent: 6099580 (2000-08-01), Boyle et al.
patent: 6327698 (2001-12-01), Kolluru
patent: 6345379 (2002-02-01), Khouja et al.
patent: 6353844 (2002-03-01), Bitar et al.
patent: 6438729 (2002-08-01), Ho
A forty-two (42) page brochure from Philips entitledDesign Integrator, available at least as early as Oct. 22, 2001.
A thirty-one (31) page brochure from Protel entitledProtel 99 SE, available at least as early as Oct. 23, 2001.
Siek Vuthe
Trexler, Bushnell Giangiorgi, Blackstone & Marr, Ltd.
LandOfFree
Graphical user interface to integrate third party tools in... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Graphical user interface to integrate third party tools in..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Graphical user interface to integrate third party tools in... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3222049