Semiconductor device manufacturing: process – Chemical etching – Liquid phase etching
Reexamination Certificate
2009-04-03
2010-10-19
Smith, Matthew (Department: 2823)
Semiconductor device manufacturing: process
Chemical etching
Liquid phase etching
C438S694000, C438S197000, C257SE21001, C977S938000, C977S762000
Reexamination Certificate
active
07816275
ABSTRACT:
Methodologies and gate etching processes are presented to enable the fabrication of gate conductors of semiconductor devices, such as NFETs and/or PFETs, which are equipped with nano-channels. In one embodiment, a sacrificial spacer of equivalent thickness to the diameter of the gate nano-channel is employed and is deposited after patterning the gate conductor down to the gate dielectric. The residue gate material that is beneath the nano-channel is removed utilizing a medium to high density, bias-free, fluorine-containing or fluorine- and chlorine-containing isotropic etch process without compromising the integrity of the gate. In another embodiment, an encapsulation/passivation layer is utilized. In yet further embodiment, no sacrificial spacer or encapsulation/passivation layer is used and gate etching is performed in an oxygen and nitrogen-free ambient.
REFERENCES:
patent: 6709929 (2004-03-01), Zhang et al.
patent: 2005/0230356 (2005-10-01), Empedocles et al.
patent: 2007/0228491 (2007-10-01), Forbes
patent: 2007/0232007 (2007-10-01), Forbes
patent: 2008/0045011 (2008-02-01), Fuller et al.
patent: 2008/0248642 (2008-10-01), Crowder et al.
patent: 2010/0038627 (2010-02-01), Parikh et al.
U.S. Appl. No. 11/760,992, filed Jun. 11, 2007, entitled, “Multi-Layer Mask Method for Patterned Structure Etching,” First Named Inventor: Nicholas Fuller.
U.S. Appl. No. 11/860,459, filed Sep, 24, 2007, entitled, “Methods of Manufacture of Vertical Nanowire FET Devices and FET Devices Produced Thereby,” First Named Inventor: Hariklia Deligianni.
Bangsaruntip Sarunya
Cohen Guy
Engelmann Sebastian U.
Fuller Nicholas C. M.
Sekaric Lidija
Fan Michele
International Business Machines - Corporation
Morris, Esq. Daniel P.
Scully , Scott, Murphy & Presser, P.C.
Smith Matthew
LandOfFree
Gate patterning of nano-channel devices does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Gate patterning of nano-channel devices, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Gate patterning of nano-channel devices will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-4183091