Gate overlap drain source flash structure

Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

257314, 257315, 257318, 257321, 365185, H01L 2976, H01L 29788

Patent

active

057808899

ABSTRACT:
The presently preferred embodiment of the invention provides a memory structure that eliminates the thick gate associated with the offset of the FAMOS transistor and reduces the standard 225 angstrom offset to a 100 angstrom offset required for FN tunnelling. The 100 angstrom offset is realized uniformly underneath the entire area of the floating poly. The invention uses transistors each having a 100 angstrom offset to realize both erase and programming functions. The present invention realizes an erasing feature through an erase transistor and an ERL line. However, the programming of the cell will be realized through the programming transistor. As a result, a double poly flash cell will function like an EEPROM. This functioning eliminates the hot electron tunnelling required to program conventional double poly flash cells and results in a significant reduction in chip real estate. The reduction allows the present invention to be scaled to next generation architectures. By eliminating the need for hot electron programming, a lower source voltage can be implemented. FN tunnelling can be realized with very low currents, typically in the area of 10 nano amps, which can be generated from the internal power supply on a typical chip. Implementation of the present invention with present technology eliminates one masking step during fabrication.

REFERENCES:
patent: 5345104 (1994-09-01), Prall et al.
patent: 5404037 (1995-04-01), Manley
patent: 5440158 (1995-08-01), Sung-Mu
patent: 5502321 (1996-03-01), Matsushita
patent: 5506431 (1996-04-01), Thomas
patent: 5541130 (1996-07-01), Ogura et al.
Tomiyuki Arakawa, Ryoichi Matsumoto, and Takahisa Hayashi-Tunnell Oxynitride Film Formation For Highly Reliable Flash Memory-Jun. 1996-p. 819-p. 824.
Yoshimitsu Yamauchi, Masanori Yoshimi, Sinuchi Sato, Hiroki Tabuchi, Nobuyuki Takenaka, Keizo Sakiyam-A New Cell Structure For Sub-Quarter Micron High Density Flash Memory-1995.
K.S. Kim, J.Y. Kim, J.W. Yoo, Y.B. Choi, M.K. Kim, B.Y. Nam, K.T. Park, S.T. Ahn, and O.H. Kwon-A Novel Dual String NOR (DuSNOR) Memory Cell Technology Scalable To The 256 Mbit And Gbit Flash Memories-1995-p.263-p. 266.
Katsutaka Kimura, Toshihiro Tanaka, Masataka Kato, Tetsuo Adachi, Keisuke Ogura, Hitoshi Kume-Programming and Program-Verification Methods For Low-Voltage Flash Memories Using A Sector Programming Scheme-Jul. 1995-pp. 832-837.
Kohji Kanamori, Yosiaki S. Hisamune, Taishi Kubota, Eiji Hasegawa, Akihiko Ishitani, Takeshi Okazawa-A High Capacitive Coupling Ratio (HiCR) Cell For Single 3V Power Supply Flash Memories-Jan. 1995-p. 122-p. 131.
Kohji Kanamori, Yosiaki S. Hisamune, Taishi Kubota, Yoshiyuki Suzuki, Masaru Tsukiji, Eiji Hasegawa, Akihiko Ishitani, Takeshi Okazawa-A High Capacitive Coupling Ratio (HiCR) Cell For Single 3 Volt Power Supply Flash Memories-Aug. 1994-p. 1296-p. 1302.
Seiichi Aritome, Riichiro Shirota, Koji Sakui, Jujio Masuoka-Data Retension Characteristics of Flash Memory Cells After Write and Erase Cycling-Aug. 1994-p. 1287-p. 1295.
Yosiaki S. Hisamune, Kohji Kanamori, Taishi Kubota, Yoshiyuki Suzuki, Masaru Tsukiji, Eiji Hasegawa, Akihiko Ishitani, and Takeshi Okazawa-A High Capacitive-Coupling Ratio (HiCR) Cell For 3 V-Only 64 Mbit And Future Flash Memories-1993-p. 19-p. 22.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Gate overlap drain source flash structure does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Gate overlap drain source flash structure, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Gate overlap drain source flash structure will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1884687

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.