Static information storage and retrieval – Read/write circuit – Bad bit
Patent
1998-03-12
2000-01-04
Tran, Andrew Q.
Static information storage and retrieval
Read/write circuit
Bad bit
365201, 36523003, 365195, 36523008, 371 225, 371 102, 371 103, G11C 700, G11C 2900
Patent
active
060117346
ABSTRACT:
A Built-In Self Test (720) generates a BIST FAIL signal when a failure is detected at a specific address within a memory array (110). The address associated with the failure is stored in a latch (210). During normal operation, the address stored in latch (210) is compared to addresses being currently accesses. A HIT signal is generated when a match occurs. The HIT signal disables selection of the defective row in array (110). A redundant row select signal selects the redundant row (112) to replace the defective row.
REFERENCES:
patent: 5058070 (1991-10-01), Faber et al.
patent: 5245576 (1993-09-01), Foss et al.
patent: 5325334 (1994-06-01), Roh et al.
patent: 5748543 (1998-05-01), Lee et al.
patent: 5764577 (1998-06-01), Johnston et al.
patent: 5764655 (1998-06-01), Kirihata et al.
Sawada et al., "Built-In Self-Repair Circuit for High-Density ASMIC", IEEE Custom Integrated Circuits Conference, pp. 26.1.1-26.1.4 (1989).
Tanabe et al., "A 30-ns 64 wMb DRAM with Built-in Self-Test and Self-Repair Function," IEEE Journal of Solid-State Circuits, vol. 27, No. 11 (1992).
Motorola Inc.
Tran Andrew Q.
LandOfFree
Fuseless memory repair system and method of operation does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Fuseless memory repair system and method of operation, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Fuseless memory repair system and method of operation will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1077751