Filling high aspect ratio isolation structures with...

Semiconductor device manufacturing: process – Formation of electrically isolated lateral semiconductive... – Grooved and refilled with deposited dielectric material

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S424000

Reexamination Certificate

active

06869860

ABSTRACT:
Isolation trenches and capacitor trenches containing vertical FETs (or any prior levels p-n junctions or dissimilar material interfaces) having an aspect ratio up to 60 are filled with a process comprising: applying a spin-on material based on silazane and having a low molecular weight; pre-baking the applied material in an oxygen ambient at a temperature below about 450 deg C.; converting the stress in the material by heating at an intermediate temperature between 450 deg C. and 800 deg C. in an H2O ambient; and heating again at an elevated temperature in an O2 ambient, resulting in a material that is stable up to 1000 deg C., has a compressive stress that may be tuned by variation of the process parameters, has an etch rate comparable to oxide dielectric formed by HDP techniques, and is durable enough to withstand CMP polishing.

REFERENCES:
patent: 5932283 (1999-08-01), Kaneyama
patent: 6146970 (2000-11-01), Witek et al.
patent: 6194283 (2001-02-01), Gardner et al.
patent: 6235608 (2001-05-01), Lin et al.
patent: 6333274 (2001-12-01), Akatsu et al.
patent: 6489252 (2002-12-01), Goo et al.
patent: 6566229 (2003-05-01), Hong et al.
patent: 6593207 (2003-07-01), Hong et al.
patent: 6596607 (2003-07-01), Ahn
patent: 6693050 (2004-02-01), Cui et al.
patent: 6737333 (2004-05-01), Chen et al.
patent: 6740955 (2004-05-01), Hong et al.
patent: 6762126 (2004-07-01), Cho et al.
patent: 20020072246 (2002-06-01), Goo et al.
patent: 20040038493 (2004-02-01), Shih et al.
patent: 20040192009 (2004-09-01), Belyansky et al.
patent: 2361937 (2001-07-01), None
A Highly Manufacturable Low-Thermal Budget, Void and Seam Free Pre-Metal-Dielectric Process Using New SOG for beyond 60nm DRAM and Other Devices, Juseon Goo, et al. 0-7803-7502-X/01, 2001 IEEE.
Void-Free and Low-Stress Shallow Trench Isolation Technology using P-SOG for sub-0.1 um Device, 2002 IEEE Symposium on VLSI Technology Digest of Technical Papers, pp 132, 133 0-7803-7312-X/02.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Filling high aspect ratio isolation structures with... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Filling high aspect ratio isolation structures with..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Filling high aspect ratio isolation structures with... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3373614

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.