Ferroelectric-enhanced tantalum pentoxide for dielectric...

Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – Insulated gate formation

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S180000, C438S183000, C438S299000, C438S655000, C438S656000, C438S243000, C438S694000, C438S258000, C438S648000

Reexamination Certificate

active

06197668

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates generally to the fabrication of integrated circuits and, more particularly, to the fabrication of insulated gate, field effect transistor (IGFET) devices.
2. Description of the Related Art
An insulated-gate, field effect transistor (IGFET) device
5
, such as a metal-oxide semiconductor field-effect transistor (MOSFET), is shown in
FIG. 1. A
substrate
10
has a doped well region
12
, a p-doped well will be used for purposes of illustration. The substrate
10
has a p-doped channel region
14
that provides a conducting path between the n-doped source/drain region
16
A,
16
B and the n-doped source/drain region
18
A,
18
B. In addition, a p-doped punch-through region
20
is provided below the channel region
14
. Also formed in the substrate
10
are the isolation structures
22
and
24
. The gate structure of the IGFET device
5
includes a gate dielectric region
26
, directly over the channel region
14
, and a gate electrode
28
over the gate dielectric
26
. The gate structure
26
,
28
can include spacers
30
,
32
formed against the walls of the gate structure
26
,
28
. An insulating layer
34
covers the substrate
10
and the gate structure
26
,
28
. The insulating layer
34
has vias formed therein, and the vias are filled with a conducting material. The conducting material
36
provides conducting paths
36
to source/drain (electrode) regions
16
A,
16
B and
18
A and
18
B and to the gate electrode
28
. An insulating layer
38
, formed over insulating layer
34
, is patterned, and portions of the photoresist layer removed as a result of patterning are filled with conducting material to provide conducting paths
40
. The conducting paths
40
and the remaining insulating material
38
constitute the interconnect layer
38
,
40
, constitute the electrical coupling between the IGFET device
5
and the remainder of the integrated circuit.
The operation of the IGFET device
5
can be understood as follows. A voltage applied to the gate electrode
28
causes a transverse field in the channel region
14
. The transverse field controls (e.g., modulates) the current flow between source/drain region
16
A,
16
B and source/drain region
18
A,
18
B. The punch-through region
20
is formed to prevent parasitic effects that can occur when this region is not formed in the device
5
. The spacers
30
,
32
and the dual-structured, doped source/drain regions
16
A,
16
B and
18
A,
18
B address a problem generally referred to as the “hot-carrier” effect. When only one source/drain region
16
A and
18
A is present and is formed by doping technique aligned with the electrode structure
26
,
28
, charge carriers from these regions can migrate into the channel region
14
and be trapped by the gate dielectric
26
. These trapped charge carriers adversely affect the transverse electric field normally formed in the channel region
14
by a voltage applied to the gate electrode
28
. The problem is alleviated by lightly-doping source/drain regions
16
A and
18
A by a technique which aligns this doping procedure with the gate structure
26
,
28
. Spacers
30
and
32
are next formed on the walls of the gate structure
26
,
28
. Source/drain regions
16
B and
18
B are formed by a doping procedure, resulting in source/drain doping concentrations at normal levels, that aligns the source/drain regions
16
B and
18
B with the spacers
30
and
32
, respectively. (While this two level doping procedure effectively eliminates the “hot-carrier” problem, the resistance between the two source/drain dual regions
16
A,
16
B and
18
A,
18
B is increased.) The isolation structures
22
,
24
provide electrical insulation between the device
5
and other areas of the integrated circuit.
As the dimensions of integrated circuit devices have been reduced, problems have arisen in the fabrication because of the miniaturization. By way of specific example, as the gate structures in IGFET devices have been reduced, the thickness of the gate dielectric layer has correspondingly been reduced. This layer, fabricated using present techniques, is approaching a thickness of less than 10 Å. At such a thickness, small (and frequently unavoidable) variations in the fabrication of the gate structure can result in a wide variation of parameter values. Specifically, the thickness of the gate dielectric layer determines the capacitance of the gate dielectric layer, and consequently the electric field in the channel region. Because of the requirements for standardization of integrated circuits and their components, these variations can compromise the production of the integrated circuits.
SUMMARY OF THE INVENTION
A need has therefore been for gate structures and an associated technique for the fabrication of gate structures that features a fabrication technique having greater reproducibility of the electrical parameters. It would be another feature of the gate structure and technique of fabrication that thickness of the gate dielectric layer would be increased while maintaining the electrical parameters of the layer. It would be yet another feature of the present invention that process for fabrication of the gate structure be compatible with the present process for fabrication of IGFET devices.
The aforementioned and other features are provided, according to the present invention, by fabricating the gate dielectric layer with Ta
2
O
5
material, a ferroelectric material, or a combination of the two materials. Because the Ta
2
O
5
and the ferroelectric materials have high dielectric constants, the gate dielectric layer can be made proportionately thicker and therefore easier to fabricate reproducibly while retaining the selected electrical parameters. These materials are compatible with the materials and processes used in the fabrication of integrated circuits.


REFERENCES:
patent: 5365094 (1994-11-01), Takasu
patent: 5508953 (1996-04-01), Fukuda et al.
patent: 5763910 (1998-06-01), Ema
patent: 5858843 (1999-01-01), Doyle et al.
patent: 5888296 (1999-03-01), Ooms et al.
patent: 5940676 (1999-08-01), Fazan et al.
patent: 5972757 (1999-10-01), Ema
patent: 6002150 (1999-12-01), Gardner et al.
patent: 6004878 (1999-12-01), Thomas et al.
patent: 6005274 (1999-12-01), Gardner et al.
patent: 6015739 (2000-01-01), Gardner et al.
patent: 6020024 (2000-02-01), Maiti et al.
patent: 6020243 (2000-02-01), Wallace et al.
patent: 6022815 (2000-02-01), Doyle et al.
patent: 6027961 (2000-02-01), Maiti et al.
Alers et al, “Intermixing at the tantalum oxide/silicon interface in gate dielectric structures,” Appl. Phys. Lett. vol. 73, No. 11, pp. 1517, Sep. 14, 1998.
Park et al, “Leakage current comparison between ultra-thin Ta2O5 films and conventional gate dielectrics,” IEEE Elec. Dev. Lett., vol. 19, No. 9, pp. 341, Sep. 9, 1998.
Park et al, “Transistor characteristics with Ta2O5 gate dielectric,” IEEE Elec. Dev. Lett. vol. 19, No. 11, pp. 441, Nov. 1998.
Luan et al, “Ultra thin high quality Ta2O5 gate dielectric prepared by In-Situ rapid thermal processing,” IEEE IEDM 98 pp. 609.
Kizilyalli et al, “MOS transistors with stacked SIO2-Ta2O5-SiO2 gate dielectrics for giga-scale integration of CMOS technologies,” IEEE Elec. Dev. Lett., vol. 19, No. 11, pp. 423, Nov. 1998.
Kizilyalli et al, “Stacked gate dielectrics with TaO for future CMOS technologies,” 1998 Symp. on VLSI Tech. Digest of Tech. Papers, pp. 216.
Devoire et al, “On the integration of Ta2O5 as a gate dielectric in sub-0.18 micron CMOS processes,” IEEE/SEMI Advanc. Semicond. Manuf. Conf., pp. 434, 1998.
Wolf, “Silicon Processing for the VLSI Era,” vol. 2, pp. 341-346, Sep. 14, 1998.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Ferroelectric-enhanced tantalum pentoxide for dielectric... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Ferroelectric-enhanced tantalum pentoxide for dielectric..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Ferroelectric-enhanced tantalum pentoxide for dielectric... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2505538

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.