Fast sense amplifier for nonvolatile memories

Static information storage and retrieval – Floating gate – Particular biasing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S189070, C365S205000

Reexamination Certificate

active

06498751

ABSTRACT:

BACKGROUND OF THE INVENTION
FIELD OF THE INVENTION
The invention relates to a sense amplifier for nonvolatile memories. In particular, the invention relates to an application for such a sense amplifier in flash memory components, such as flash EEPROM (electrically erasable programmable ROMs) memory components.
Flash EEPROMs are understood to mean those EEPROM memory components that, while being electrically erasable, only ever allow the chip to be erased as a whole with its entire memory content. The name for such a memory component was derived from the fact that the memory can be electrically erased using a single erasing pulse that is normally a few seconds long (“flash”).
Such flash memory components are also experiencing a trend toward progressive miniaturization, which has currently reached the lower submicron range (0.25 &mgr;m, 0.18 &mgr;m, 0.13 &mgr;m) for the characteristic feature sizes. However, the decreasing feature sizes conflict with the requirements of a reduced supply voltage and a reduced power consumption, and with the trend toward ever higher system clock frequencies. The most significant part of a nonvolatile memory component in such a respect is the sense amplifier, because it is very important to maintain a high read access speed and a low current consumption while, at the same time, the stability of the sense amplifier remains high.
In the sense amplifiers used to date, it has been necessary to make a compromise between current consumption and access time. A short access time is normally associated with a high current consumption, and vice-versa. Some applications require a very low current consumption, and, to achieve such an aim, read access has been divided into two phases (precharging and reading).
FIG. 1
illustrates the sense amplification operation in a graph.
FIG. 2
is a schematic circuit diagram of a conventional sense amplifier circuit. The changeover between precharging and reading is effected by the signal PRE.
In a precharging phase (PRE=0), the bit line (C
BL
) is charged by the transistor TP
1
(p-conductive), which shorts the transistor TP
2
(p-conductive) connected as a transistor diode. One side of the transistor TP
1
is connected to a current source, and the other side of the transistor TP
1
is connected through a transistor TN
3
to the bit line for a memory cell that is to be read. The transistor TN
3
(n-conductive) operates as a source follower to limit the bit line voltage. The total precharging current is provided by the transistor TP
1
through the transistor TN
3
until the bit line voltage reaches a maximum value of V
BL
=V
BIAS
−V
TN3
, where V
BIAS
is a constant reference voltage and V
TN3
is the threshold voltage of the transistor TN
3
. To prevent DC power consumption, the cell transistor is off during the phase (V
CG
=0)
FIG. 3
illustrates the characteristic curves for current (solid) and voltage (dashed) during the precharging phase. As the bit line capacitance C
BL
is charged, the voltage (V
BL
) rises. At a relatively high bit line voltage, the voltage V
GS
(=V
REF
−V
BL
) on the transistor TN
3
is reduced, the charging current falls and the bit line voltage tends toward its final value.
In a reading phase (PRE=1), after the bit line has been charged, the corresponding memory cell in the matrix is activated by the voltage V
CG
. The transistor TP
1
is turned off and, if the cell is on, a current is drawn through the transistor TN
3
and the transistor diode TP
2
. A point between the transistor diode TP
2
and the transistor TN
3
is connected to the + input of a current comparator. The transistor diode TP
2
mirrors the cell current into the current comparator, which compares I
CELL
(V
CELL
) with a reference current signal (V
REF
) If the cell is off, no current flows (I
CELL
=0 &mgr;A). The value of the reference current is chosen such that a maximum signal-to-noise ratio is obtained for the value of I
CELL
and 0 &mgr;A.
The total access time is determined by the charging current in the precharging phase and the direct current of the memory cell, which is in the range from 10 &mgr;A to 20 &mgr;A with a tendency to decrease further. The reference current is, therefore, in the range from 5 &mgr;A to 10 &mgr;A. The changeover from the precharging phase to the reading phase is determined by the decrease in the charging current. If precharging is stopped prematurely (TP
1
off), the remaining charge needs to be provided by the transistor diode TP
2
. The current is likewise compared with the reference current. If the memory cell is off (direct current is 0 &mgr;A) and the charging current is above the reference current, the cell that is off is mistakenly detected to be a cell that is on.
As shown in
FIG. 3
(C
BL
=1 pF), the precharging time is very long at t
PRE
~50 ns when the charging current reaches values of 1 &mgr;A. Despite the fact that the bit line voltage rises only negligibly (~50 mV), the charging time needs to be extended to ensure an adequate safety margin from the reference current (the precharging current must fall below 1 &mgr;A).
SUMMARY OF THE INVENTION
It is accordingly an object of the invention to provide a fast sense amplifier for nonvolatile memories that overcomes the hereinafore-mentioned disadvantages of the heretofore-known devices of this general type and that provides a sense amplifier with reduced access time.
With the foregoing and other objects in view, there is provided, in accordance with the invention, a sense amplifier for nonvolatile memories, in particular, a flash EEPROM memory, having memory cells and bit lines, including first through fourth transistors, a current comparator having a comparator input, a first line path in which the first transistor is connected in series to the third transistor and the bit line for the memory cell to be read, a second line path, running parallel to the first line path, in which the second transistor, being a transistor diode, is connected in series to the fourth transistor and the bit line, the second transistor and the fourth transistor having a crossover point connected to the comparator input, the first transistor to be controlled by a switching signal having an off switching position in which the first transistor allows the bit line to be precharged by the third transistor, and the gate of the third transistor and the gate of the fourth transistor being at a same potential.
A fundamental concept of the invention is that of isolating the precharging path and the reading path in the electric circuit of a sense amplifier from one another completely by adding a further transistor. In such a context, a sense amplifier for nonvolatile memories has a first line path (precharging path) including a first transistor and a third transistor that are connected in series with the bit line for a memory cell that is to be read. The sense amplifier also has a second line path (reading path), running parallel to the first line path, in which a transistor diode and a fourth transistor are connected in series with the bit line. The gates of the third transistor and of the fourth transistor are at the same potential, in particular, are connected to one another.
In accordance with another feature of the invention, the gate of the third transistor and the gate of the fourth transistor are connected to one another to have a same potential.
In accordance with a further feature of the invention, the current comparator has a negative input connected to a reference signal.
In accordance with an added feature of the invention, the third transistor has a threshold voltage and the fourth transistor has a threshold voltage higher than the threshold voltage of the third transistor.
In accordance with an additional feature of the invention, the third transistor has a W/L ratio, where W is a gate width and L is a gate length, and the fourth transistor has a W/L ratio lower than the a W/L ratio of the third transistor.
With the objects of the invention in view, there is also provided a nonvolatil

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Fast sense amplifier for nonvolatile memories does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Fast sense amplifier for nonvolatile memories, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Fast sense amplifier for nonvolatile memories will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2924018

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.