Electronic digital logic circuitry – Interface – Logic level shifting
Patent
1997-12-09
1999-11-02
Santamauro, Jon
Electronic digital logic circuitry
Interface
Logic level shifting
326 17, 326 23, 326 80, H03K 190175, H03K 190944
Patent
active
059777958
ABSTRACT:
A differential transistor pair is used for a Low Voltage Transistor-Transistor Logic (LVTTL) input buffer to provide an input buffer for a modified and enhanced LVTTL specification. The differential input buffer accurately detects high and low voltages which are respectively lower and higher than existing specified LVTTL voltage levels, yet provides output voltages that are representative of intended logic levels. This provides the ability to use the improved input buffer with existing drivers at higher frequencies where the voltage swing provided by the existing drivers do not produce as large a voltage swing as that required by existing LVTTL specifications.
REFERENCES:
patent: 4937476 (1990-06-01), Bazes
patent: 5019728 (1991-05-01), Sanwo et al.
patent: 5019729 (1991-05-01), Kimura et al.
patent: 5118968 (1992-06-01), Douglas et al.
patent: 5172016 (1992-12-01), Dobberpuhl
patent: 5408146 (1995-04-01), Nguyen et al.
patent: 5596291 (1997-01-01), Runas
patent: 5696456 (1997-12-01), Lee
Horenstein, Mark. "Microeletronic Circuits and Devices". Prentice Hall. pp. 521-529, 533-538, 1990.
Mano, M. Morris. "Computer Engineering: Hardware Design". Prentice Hall. pp. 122-132, 418-419, 1988.
Micro)n Technology, Inc.
Santamauro Jon
LandOfFree
Enhanced low voltage TTL interface does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Enhanced low voltage TTL interface, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Enhanced low voltage TTL interface will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2140426