Static information storage and retrieval – Magnetic bubbles – Guide structure
Patent
1995-06-02
1998-02-24
Swann, Tod R.
Static information storage and retrieval
Magnetic bubbles
Guide structure
36518904, 36518905, G06F 1200
Patent
active
057218625
ABSTRACT:
An enhanced DRAM contains embedded row registers in the form of latches. The row registers are adjacent to the DRAM array, and when the DRAM comprises a group of subarrays, the row registers are located between DRAM subarrays. When used as on-chip cache, these registers hold frequently accessed data. This data corresponds to data stored in the DRAM at a particular address. When an address is supplied to the DRAM, it is compared to the address of the data stored in the cache. If the addresses are the same, then the cache data is read at SRAM speeds. The DRAM is decoupled from this read. The DRAM also remains idle during this cache read unless the system opts to precharge or refresh the DRAM. Refresh or precharge occur concurrently with the cache read. If the addresses are not the same, then the DRAM is accessed and the embedded register is reloaded with the data at that new DRAM address. Asynchronous operation of the DRAM is achieved by decoupling the row registers from the DRAM array, thus allowing the DRAM cells to be precharged or refreshed during a read of the row register. Additionally, the row registers/memory cache is sized to contain a row of data of the DRAM array. Furthermore, a single column decoder addresses corresponding locations in both the memory cache and the DRAM array. And finally, all reads are only from the memory cache.
REFERENCES:
patent: 4577293 (1986-03-01), Matick et al.
patent: 4608668 (1986-08-01), Uchida
patent: 4725945 (1988-02-01), Kronstadt
patent: 4794559 (1988-12-01), Greeberger
patent: 4870622 (1989-09-01), Aria et al.
patent: 4894770 (1990-01-01), Ward et al.
patent: 4926385 (1990-05-01), Fujishima et al.
patent: 4943944 (1990-07-01), Sakui et al.
patent: 5025421 (1991-06-01), Cho
patent: 5111386 (1992-05-01), Fujishima et al.
patent: 5148346 (1992-09-01), Nakada
patent: 5179687 (1993-01-01), Hidaka et al.
patent: 5184320 (1993-02-01), Dye
patent: 5184325 (1993-02-01), Lipouski
patent: 5214610 (1993-05-01), Houston
patent: 5226009 (1993-07-01), Arimoto
patent: 5226139 (1993-07-01), Fujishima et al.
patent: 5226147 (1993-07-01), Fujishima et al.
patent: 5249282 (1993-09-01), Segers
patent: 5305280 (1994-04-01), Hayano
patent: 5329489 (1994-07-01), Diefendorff
patent: 5381370 (1995-01-01), Lacey et al.
patent: 5390308 (1995-02-01), Ware et al.
patent: 5421000 (1995-05-01), Fortino et al.
patent: 5471601 (1995-11-01), Gonzales
Niijima, et al., "QRAM-Quick Access Memory System", IEEE International Conference on Compute Design: V.L.S.I. In Computers and Processors, pp. 417-420 (Sep. 17, 1990).
Bursky, "Combination DRAM-SRAM Removes Secondary Caches", Electronic Design, vol. 40, No. 2, pp. 39-43 (Jan. 23, 1992).
Goodman and Chiang, "The Use of Static Column RAM as a Memory Hierarchy," The 11th Annual Symposium on Computer Architecture, IEEE Computer Society Press, 1984, pp. 167-174.
Dosaka, et al., "A 100MHz 4Mb Cobe Cache DRAM with Fast Copy-back Scheme," Digest of Technical Papers, 1992 IEEE International Solid-State Circuits Conference, pp. 148-149 (Jun. 1992).
Ohta, et al., "A 1Mb DRAM with 33Mhz Serial I/O Ports," Digest of Technical Papers, 1986 IEEE International Solid-State Circuits Conference, pp. 274-275 (1986).
Hitachi, "Video RAM," Specification for parts HM53461 and HM53462, pp. 30-33.
Sartore, R.H., "New Generation of Fast, Enhanced DRAMS Replace Static RAM Caches in High-End PC Workstations." (Jul. 9, 1991).
Carrigan Donald G.
Jones, Jr. Oscar Frederick
Mobley Kenneth J.
Sartore Ronald H.
Bachand, Esq. Richard A.
Kubida, Esq. William J.
Meza, Esq. Peter J.
Ramtron International Corporation
Saunders Keith W.
LandOfFree
Enhanced DRAM with single row SRAM cache for all device read ope does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Enhanced DRAM with single row SRAM cache for all device read ope, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Enhanced DRAM with single row SRAM cache for all device read ope will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1880895