Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Patent
1996-11-12
2000-02-15
Martin-Wallace, Valencia
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
257296, 257349, 257354, H01L 2900
Patent
active
06025629&
ABSTRACT:
A sidewall oxide layer and a sidewall insulation layer are formed to cover the edge portion of an SOI layer. A channel stopper region is formed in the vicinity of the edge portion of the SOI layer. A protruded insulation layer is formed on the channel stopper region. A gate electrode extends from a region over the SOI layer to the protruded insulation layer and the sidewall insulation layer. In this way, reduction in threshold voltage Vth of a parasitic MOS transistor at the edge portion of the SOI layer can be suppressed.
REFERENCES:
patent: 4753896 (1988-06-01), Matloubian
patent: 4864380 (1989-09-01), Plus et al.
patent: 5095348 (1992-03-01), Houston
patent: 5218214 (1993-06-01), Tyson et al.
patent: 5498891 (1996-03-01), Sato
patent: 5498893 (1996-03-01), Usui et al.
patent: 5652453 (1997-07-01), Iwamatsu et al.
patent: 5831323 (1998-11-01), Motonami et al.
Ipposhi Takashi
Iwamatsu Toshiaki
Yamaguchi Yasuo
Martin-Wallace Valencia
Mitsubishi Denki & Kabushiki Kaisha
LandOfFree
Element isolation structure of a semiconductor device to suppres does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Element isolation structure of a semiconductor device to suppres, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Element isolation structure of a semiconductor device to suppres will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1907924