Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Patent
1994-08-17
1996-05-21
Ngo, Ngan V.
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
257357, 257362, 257363, H01L 2362
Patent
active
055192424
ABSTRACT:
An electrical circuit including an NMOS or lateral NPN bipolar transistor includes a zener diode connected thereto to provide ESD protection for the transistor. The NMOS transistor includes an N-type source, an N-type drain, a P-type channel region and a gate over and insulated from the channel region. The zener diode is electrically connected between the gate and the drain of the NMOS transistor with the anode of the zener diode being connected to the gate and the cathode of the zener diode being connected to the drain. For some purposes the anode of the zener diode is positioned close to the gate to provide the desired ESD protection. The lateral NPN bipolar transistor includes an N-type emitter and collector and a P-type base. The zener diode is connected between the collector and the base with the anode of the zener diode being connected to the base and the cathode of the zener diode being connected to the emitter.
REFERENCES:
patent: 4405933 (1983-09-01), Avery
patent: 4484244 (1984-11-01), Avery
patent: 4492974 (1985-01-01), Yoshida
patent: 4599631 (1986-07-01), Tsuzuki
patent: 4916085 (1990-04-01), Frisina
patent: 5010380 (1991-04-01), Avery
patent: 5072273 (1991-12-01), Avery
patent: 5162966 (1992-11-01), Fujihira
patent: 5274262 (1993-12-01), Avery
patent: 5285069 (1994-02-01), Kaibara et al.
patent: 5304802 (1994-04-01), Kumagai
patent: 5324971 (1994-06-01), Notley
patent: 5343053 (1994-08-01), Avery
patent: 5357126 (1994-10-01), Jimenez
"Semiconductor chip Pad Protect Device", Kalter, IBM Technical Disclosure Bulletin, vol. 15 No. 12, May 1973, pp. 3753 and 3754.
Burke William J.
David Sarnoff Research Center Inc.
Ngo Ngan V.
LandOfFree
Electrostatic discharge protection circuit for a NMOS or lateral does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Electrostatic discharge protection circuit for a NMOS or lateral, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Electrostatic discharge protection circuit for a NMOS or lateral will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2039871