Electrical computers and digital processing systems: support – Clock control of data processing system – component – or data...
Reexamination Certificate
1999-11-05
2003-05-27
Butler, Dennis M. (Department: 2185)
Electrical computers and digital processing systems: support
Clock control of data processing system, component, or data...
C713S500000
Reexamination Certificate
active
06571346
ABSTRACT:
TECHNICAL FIELD
The present invention relates in general to data processing systems, and in particular, to the interface between clocked integrated circuit chips in a data processing system.
BACKGROUND
Data processing systems conventionally include a number of integrated circuit chips. For example, each of the following system elements may be on separate chips: a processor, a memory cache, a memory controller and system memory. Communication paths among the chips may differ in electrical length from one another. Also, any one of the paths may vary somewhat from one manufactured instance to the next, such as due to variation within a manufacturing tolerance, or changes in manufacturing process from one instance to the next. These issues arise not only with respect to signal propagation latency for paths among the chips in the system, but also with respect to latency on the chips themselves.
Such differing latencies among and on chips in a system present problems in synchronizing communication among the chips. For sufficiently large and varying latencies, it is conventional to communicate among chips over a bus using a protocol that includes tagging requests and responses. However this may slow communication, and adds substantial complexity. Where latency is small enough and its variation is sufficiently constrained, it is desirable to synchronize communication among chips merely by reference to clock signals on or among the chips. That is, it is desirable to synchronize communication without resorting to bus protocols that may include tagging of transactions.
REFERENCES:
patent: 5838936 (1998-11-01), Chau et al.
patent: 5968180 (1999-10-01), Baco
patent: 6279073 (2001-08-01), McCracken et al.
patent: 6334163 (2001-12-01), Dreps et al.
Coteus Paul
Dreps Daniel Mark
Ferraiolo Frank David
Gower Kevin Charles
McCredie Bradley
Butler Dennis M.
England Anthony V. S.
McBurney Mark E.
LandOfFree
Elastic interface for master-slave communication does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Elastic interface for master-slave communication, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Elastic interface for master-slave communication will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3063276