Excavating
Patent
1993-04-02
1995-01-03
Voeltz, Emanuel T.
Excavating
3241581, 371 221, 371 222, 326 16, 326126, 326127, 327199, G06F 1100
Patent
active
053793021
ABSTRACT:
An integrated circuit device ECL test access port (TAP) is constructed for low static current requirements and low power consumption when the TAP is inactive. The ECL test access port may conform with IEEE Standard 1149.1 Test Access Port and Boundary Scan Architecture. An SCS logic circuit (50) is incorporated in the TAP controller coupled to the flip-flops (32,34,36,38) of the TAP controller n state finite machine for generating a current sink switch control signal (SCS) according to the state of the TAP controller. A current sink switch circuit (24) is coupled to respective current sinks of ECL gates incorporated in the boundary scan register (BSR/TDR1), design specific TAP data registers (DS/TDRs), TAP instruction register (TIR), and device identification register (DIR/TDR3). The current sink switch circuit (24) has an input coupled to the SCS logic circuit (50) to receive the current sink switch control signal (SCS). The current sink switch circuit is constructed to turn off the respective current sinks (Q4/R5, Q5/R6, Q6/R7) of the selected TAP registers in response to an SCS signal having a first logic value to reduce power dissipation when the TAP controller is in the inactive test logic reset (TLR) state. The current sink switch circuit turns on the respective current sinks of the selected TAP registers in response to an SCS signal having a second logic value when the test controller is in an active test mode state. The SCS logic circuit incorporates appropriate decoder or logic gates (40,52) and reset signal (RESET*) to filter out glitches and spikes and provide a clean SCS signal for holding on or off the respective current sinks of the ECL logic gates of the selected TAP registers.
REFERENCES:
patent: 4517476 (1985-05-01), Barre
patent: 4680761 (1987-07-01), Burkness
patent: 4837765 (1989-06-01), Suzuki
patent: 5013938 (1991-05-01), Estrada
patent: 5101153 (1992-03-01), Morong, III
patent: 5109190 (1992-04-01), Sakashita et al.
patent: 5155732 (1992-10-01), Jarwala
patent: 5222068 (1993-06-01), Burchard
patent: 5228045 (1993-07-01), Chiles
patent: 5231314 (1993-07-01), Andrews
patent: 5254942 (1993-10-01), D'Souza et al.
patent: 5260950 (1993-11-01), Simpson et al.
patent: 5281864 (1994-01-01), Hahn et al.
Maunder & Tulloss "The Test Access Port and Boundary Scan Architecture", IEE Computer Society Press, Los Alamitos, Calif. 1990.
IEEE Standard Test Access Port and Boundary Scan Architecture, IEEE Computer Society, (IEEE Standard 1149.1) IEEE, New York 1990.
Calderwood Richard C.
Kane Daniel H.
National Semiconductor Corporation
Pitruzzella Vincenzo D.
Tran Alan H.
LandOfFree
ECL test access port with low power control does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with ECL test access port with low power control, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and ECL test access port with low power control will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2216758