Static information storage and retrieval – Addressing – Particular decoder or driver circuit
Patent
1997-06-05
1999-05-04
Nguyen, Tan T.
Static information storage and retrieval
Addressing
Particular decoder or driver circuit
36523003, G11C 800
Patent
active
059011050
ABSTRACT:
A semiconductor dynamic random-access memory (DRAM) device embodying numerous features that collectively and/or individually prove beneficial and advantageous with regard to such considerations as density, power consumption, speed, and redundancy is disclosed. The device is a 64 Mbit DRAM comprising eight substantially identical 8 Mbit partial array blocks (PABs), each pair of PABs comprising a 16 Mbit quadrant of the device. Between the top two quadrants and between the bottom two quadrants are column blocks containing I/O read/write circuitry, column redundancy fuses, and column decode circuitry. Column select lines originate from the column blocks and extend right and left across the width of each quadrant. Each PAB comprises eight substantially identical 1 Mbit sub-array blocks (SABs). Associated with each SAB are a plurality of local row decoder circuits functioning to receive partially decoded row addresses from a column predecoder circuit and generating local row addresses supplied to the SAB with which they are associated. Various pre- and/or post-packaging options are provided for enabling a large degree of versatility, redundancy, and economy of design. Programmable options of the disclosed device are programmable by means of both laser fuses and electrical fuses. In the RAS chain, circuitry is provided for simulating the RC time constant behavior of word lines and digit lines during memory accesses, such that memory access cycle time can be optimized. Test data compression circuitry optimizes the process of testing each cell in the array. On-chip topology circuitry simplifies the testing of the device.
REFERENCES:
patent: 4727516 (1988-02-01), Yoshing et al.
patent: 5210723 (1993-05-01), Bates et al.
patent: 5243570 (1993-09-01), Saruwatari
patent: 5323360 (1994-06-01), Pelley, III
patent: 5475648 (1995-12-01), Fujiwara
Keeth Brent
Manning Troy
Ong Adrian E
Waller Ken
Zagar Paul S.
LandOfFree
Dynamic random access memory having decoding circuitry for parti does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Dynamic random access memory having decoding circuitry for parti, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Dynamic random access memory having decoding circuitry for parti will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1874917