Static information storage and retrieval – Addressing – Particular decoder or driver circuit
Reexamination Certificate
2001-07-31
2003-08-05
Dinh, Son T. (Department: 2824)
Static information storage and retrieval
Addressing
Particular decoder or driver circuit
C365S189060, C365S189110
Reexamination Certificate
active
06603703
ABSTRACT:
FIELD OF THE INVENTION
This invention relates to CMOS dynamic random access memories (DRAMs), and particularly to word line drivers.
BACKGROUND TO THE INVENTION
Dynamic random access memories are generally formed of a matrix of bit lines and word lines with memory cells located adjacent the intersections of the bit lines and word lines. The memory cells are enabled to provide their stored bits to the bit lines or to permit a write operation by signals carried on the word lines.
Each memory cell is typically formed of a bit storage capacitor connected to a reference voltage and through the source-drain circuit of an “access” field effect transistor to an associated bit line. The gate of the field effect transistor is connected to the word line. A logic signal carried by the word line enables the transistor, thus allowing charge to flow through the source-drain circuit of the transistor to the capacitor, or allowing charge stored on the capacitor to pass through the source-drain circuit of the access transistor to the bit line.
In order for the logic level V
dd
potential from the bit line to be stored on the capacitor, the word line must be driven to a voltage above V
dd
+V
tn
, where V
tn
is the threshold voltage of the access transistor including the effects of back bias.
During the early days of DRAM design, NMOS type FETs, that is, N-channel devices were used exclusively. In order to pass a V
dd
+V
tn
level signal to the selected word line, the gate of the pass transistor had to be driven to at least V
dd
+2V
tn
. Furthermore, to allow sufficient drive to achieve a voltage greater than V
dd
+V
tn
on the word line within a reasonable length of time in order to facilitate a relatively fast memory, the gate of the pass transistor is driven to a significantly higher voltage. In such devices, the word line driving signal utilized capacitors in a well-known double-boot strap circuit.
In the above circuit, the boot strapping voltage circuit is designed to exceed the voltage V
dd
+2V
tn
; in order to ensure that temperature, power supply, and process variations would never allow the pass transistor driving voltage to fall below V
dd
+2V
tn
.
However, it has been found that in small geometry VLSI memories, the high voltages provided by the boot-strap circuits can exceed the tolerable voltages in the memory, thus adversely affecting reliability.
SUMMARY OF THE INVENTION
The present invention is a circuit which accurately controls the word line (pass transistor gate) driving voltage to a voltage which is both controlled and is not significantly greater than is needed to drive the word line. The elements of the present invention eliminate the need for a double-boot-strapping circuit, and ensure that no voltages exceed that necessary to fully turn on a memory cell access transistor. Accordingly, voltages in excess of that which would reduce reliability are avoided, and accurate driving voltages are obtained.
According to an embodiment of the invention a dynamic random access memory (DRAM) is comprised of word lines, memory cells having enable inputs connected to the word lines, apparatus for receiving word line selecting signals at first logic levels V
ss
and V
dd
, and for providing a select signal at levels V
ss
and V
dd
, a high voltage supply source V
pp
which is higher in voltage than V
dd
, a circuit for translating the select signals at levels V
ss
and V
dd
to levels V
ss
and V
pp
and for applying it directly to the word lines for application to the enable inputs whereby an above V
dd
voltage level word line is achieved without the use of double boot-strap circuits.
According to another embodiment, a dynamic random access memory (DRAM) is comprised of bit lines and word lines, memory cells connected to the bit lines and word lines, each memory cell being comprised of an access field effect transistor (FET) having its source-drain circuit connected between a bit line and a bit charge storage capacitor, the access field effect transistor having a gate connected to a corresponding word line; a high supply voltage source V
pp
; a circuit for selecting the word line and a circuit having an input driven by the selecting apparatus for applying the V
pp
supply voltage to the word line.
REFERENCES:
patent: 3801831 (1974-04-01), Dame
patent: 3942047 (1976-03-01), Buchanan
patent: 3980899 (1976-09-01), Shimada et al.
patent: 4000412 (1976-12-01), Rosenthal et al.
patent: 4039862 (1977-08-01), Dingwall et al.
patent: 4080539 (1978-03-01), Stewart
patent: 4189782 (1980-02-01), Dingwall
patent: 4208595 (1980-06-01), Gladstein
patent: 4271461 (1981-06-01), Hoffmann et al.
patent: 4279010 (1981-07-01), Morihisa
patent: 4307333 (1981-12-01), Hargrove
patent: 4344005 (1982-08-01), Stewart
patent: 4403158 (1983-09-01), Slemmer
patent: 4433253 (1984-02-01), Zapisek
patent: 4442481 (1984-04-01), Brahmbhatt
patent: 4486670 (1984-12-01), Chan et al.
patent: 4581546 (1986-04-01), Allan
patent: 4583157 (1986-04-01), Kirsch et al.
patent: 4612462 (1986-09-01), Asano et al.
patent: 4621315 (1986-11-01), Vaughn et al.
patent: 4628214 (1986-12-01), Leuschner
patent: 4642798 (1987-02-01), Rao
patent: 4656373 (1987-04-01), Plus
patent: 4670861 (1987-06-01), Shu et al.
patent: 4689504 (1987-08-01), Raghunathan et al.
patent: 4692638 (1987-09-01), Stiegler
patent: 4697252 (1987-09-01), Furuyama et al.
patent: 4716313 (1987-12-01), Hori et al.
patent: 4730132 (1988-03-01), Watanabe et al.
patent: 4740918 (1988-04-01), Okajima et al.
patent: 4751679 (1988-06-01), Dehganpour
patent: 4798977 (1989-01-01), Sakui et al.
patent: 4807190 (1989-02-01), Ishii et al.
patent: 4811304 (1989-03-01), Matsuda et al.
patent: 4814647 (1989-03-01), Tran
patent: 4837462 (1989-06-01), Watanabe et al.
patent: 4843256 (1989-06-01), Scade et al.
patent: 4857763 (1989-08-01), Sakurai et al.
patent: 4873673 (1989-10-01), Hori et al.
patent: 4878201 (1989-10-01), Nakaizumi
patent: 4881201 (1989-11-01), Sato et al.
patent: 4888738 (1989-12-01), Wong et al.
patent: 4906056 (1990-03-01), Taniguchi
patent: 5010259 (1991-04-01), Inoue et al.
patent: 5023465 (1991-06-01), Douglas et al.
patent: 5031149 (1991-07-01), Matsumoto et al.
patent: 5038327 (1991-08-01), Akaogi
patent: 5101381 (1992-03-01), Kouzi
patent: 5150325 (1992-09-01), Yanagisawa et al.
patent: 5196996 (1993-03-01), Oh
patent: 5347488 (1994-09-01), Matsusbita
patent: 5351217 (1994-09-01), Jeon
patent: 5377156 (1994-12-01), Watanabe et al.
patent: 5751643 (1998-05-01), Lines
patent: 5912564 (1999-06-01), Kai et al.
patent: 0010137 (1980-04-01), None
patent: 197505 (1986-10-01), None
patent: 2184902 (1987-07-01), None
patent: 2204456 (1988-11-01), None
patent: 53-90835 (1978-08-01), None
patent: 56-62066 (1981-05-01), None
patent: 59-213090 (1984-12-01), None
patent: 62-021323 (1987-01-01), None
patent: 62-73638 (1987-05-01), None
patent: 62-178013 (1987-05-01), None
patent: 62-189816 (1987-08-01), None
patent: 3-23590 (1991-01-01), None
patent: 03-086995 (1991-04-01), None
patent: WO86/04724 (1986-08-01), None
IBM Technical Disclosure Bulletin, “High Performance Complementary Decoder/Driver Circuit,” V. 29, No. 6 (Nov. 1986).
IBM Technical Disclosure Bulletin, “Improved Decoder Circuits for CMOS Memory Arrays,” V. 30, No. 2 (Jul. 1987).
“An Analysis of Toshiba TC511000/TC511001 CMOS 1M×1 DRAMs,” (Author Unknown) , MOSAID Inc., pp. 29-36, 145-159 (Aug. 1986).
Bursky, D., “Memory ICs,”Electronic Design, V. 36, No. 4, p. 70 (Feb. 1988).
Kitsukawa, G., et al., “A 1-M BiCMOS DRAM Using Temperature-Compensation Circuit Technique,”IEEE Journal of Solid-State Circuits, 24: (3) 597-601 (Jun. 1989).
Watanabe, T., et al., “Comparison of CMOS and BiCMOS 1-Mbit DRAM Performance,”IEEE Journal of Solid-State Circuits, 24: (3) 771-778 (Jun. 1989).
Nakagome, Y., et al., “An Experimental 1.5-V 64-Mb DRAM,”IEEE Journal of Solid-State Circuits, 26: (4) 465-472 (Apr. 1991).
Nakagome, Y., et al., “A 1.5V Circuit Technology for 64Mb DRAMs,” 1990 Symposium on VLSI Circuits, Tokyo, Japan, pp. 17-18 (Jun. 1990).
Bursky, D., “Digital Technology,”Electrical
Dinh Son T.
MOSAID Technologies Inc.
LandOfFree
Dynamic memory word line driver scheme does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Dynamic memory word line driver scheme, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Dynamic memory word line driver scheme will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3079144