Static information storage and retrieval – Systems using particular element – Flip-flop
Reexamination Certificate
2011-07-19
2011-07-19
Nguyen, VanThu (Department: 2824)
Static information storage and retrieval
Systems using particular element
Flip-flop
C365S189050, C365S189070
Reexamination Certificate
active
07983071
ABSTRACT:
An integrated circuit includes an array of memory cells, each including a core storage element with first and second complementary storage nodes and first and second cell pass transistors coupled to the first and second storage nodes, respectively. In the cell, a first bitline (BL) is coupled to a first BL node in a source drain path of the first cell pass transistor, and a second BL is coupled to a second BL node in a source drain path of the second cell pass transistor. Each of the memory cells also includes a first buffer circuit comprising a first buffer pass transistor and a first driver transistor coupled to the source drain path of the first cell pass transistor, where the first buffer pass transistor is between the first BL node and the first driver transistor. The memory cells also include a second buffer circuit comprising a second buffer pass transistor and a second driver transistor coupled to a source drain path of the second cell pass transistor, where the second buffer pass transistor is between the second BL node and the second driver transistor. The gates of the first and second driver transistors are coupled to the second and first storage nodes, respectively. The cells include at least a first wordline coupled to the first and second cell pass transistors and the first and second buffer pass transistors.
REFERENCES:
patent: 6765817 (2004-07-01), Takemura
patent: 7123504 (2006-10-01), Yabe
patent: 7164596 (2007-01-01), Deng et al.
patent: 7239538 (2007-07-01), Asayama et al.
patent: 7313032 (2007-12-01), Ellis et al.
patent: 7460408 (2008-12-01), Yabe
patent: 2007/0279966 (2007-12-01), Houston
Ted Houston, U.S. Appl. No. 12/209,418, “Storage Cell Having Buffer Circuit for Driving the Bitline ,” filed Sep. 12, 2008.
Ted Houston et al., U.S. Appl. No. 12/209,456, “Memory Cell Layout Structure with Outer Bitline ,” filed Sep. 12, 2008.
Brady III Wade J.
Keagy Rose Alyssa
Nguyen Vanthu
Telecky , Jr. Frederick J.
Texas Instruments Incorporated
LandOfFree
Dual node access storage cell having buffer circuits does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Dual node access storage cell having buffer circuits, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Dual node access storage cell having buffer circuits will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2625525