DRAM circuit and its operation method

Static information storage and retrieval – Read/write circuit – Flip-flop used for sensing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S063000

Reexamination Certificate

active

11263260

ABSTRACT:
A high-density DRAM in a MTBL method which reduces interference noise between bit lines is provided. Duplication of sense amplifiers (SA) and bit switches (BSW) in a conventional MTBL method is eliminated, and one line of sense amplifiers and bit switches (BSW/SA) is arranged between cell areas. Specifically, arrays are horizontally moved and vertically cumulated so as to reduce the areas. Bit line pairs to be connected are alternately interchanged above and below, every one horizontally aligned sense amplifier (SA) such that there is only one bit line pair connected to each sense amplifier. Bit lines of a bit line pair11cross at one place on the way, and from the cross, a space between the bit lines is wider. Further, bit lines of a bit line pair16do not cross each other, and a space between the bit lines is wider on the way. In a new MTBL method, both in the bit lines connected to the same sense amplifier and in the bit lines among adjacent bit lines connected to the different sense amplifiers, a space between the bit lines changes (widens or narrows) before and after the cross. Thus, the interference noise between any adjacent bit lines is decreased.

REFERENCES:
patent: 4903344 (1990-02-01), Inoue
patent: 5111434 (1992-05-01), Cho
patent: 5383159 (1995-01-01), Kubota
patent: 5999480 (1999-12-01), Ong et al.
patent: 6046940 (2000-04-01), Takeuchi et al.
patent: 6449182 (2002-09-01), Ooishi
patent: 6563748 (2003-05-01), Hidaka
patent: 6845035 (2005-01-01), Ooishi
patent: 6999364 (2006-02-01), Hosokawa et al.
patent: 02-183489 (1990-07-01), None
patent: 02-193393 (1990-07-01), None
patent: 02-244485 (1990-09-01), None
patent: 04-094569 (1992-03-01), None
patent: 04-168687 (1992-06-01), None
patent: 07-094597 (1995-04-01), None
patent: 08-221974 (1996-08-01), None
patent: 11-328949 (1999-11-01), None
patent: 2001-168300 (2001-06-01), None
Article: IEEE Journal Of Solid-State Circuits, vol. 34, No. 6, Jun. 1999 “Multiple Twisted Dataline Techniques for Multigigabit DRAMs”, by Dong-Sun Min, pp. 856-865.
Article in ISSCC 2002 Digest of Technical Papers, Sessin 9, 9.3 “A 300MHz Multi-banked eDRAM Macro Featuring GND Sense, Bit-Line Twisting and Direct Reference Cell Write” by John Barth, Darren Anand, Jeff Dreibelbis, Erik Nelson pp. 156-157.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

DRAM circuit and its operation method does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with DRAM circuit and its operation method, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and DRAM circuit and its operation method will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3736916

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.