Doped silicon structure with impression image on opposing...

Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S306000, C257S303000

Reexamination Certificate

active

06507065

ABSTRACT:

BACKGROUND OF THE INVENTION
1. The Field of the Invention
The present invention relates to methods for forming silicon structures. More particularly, the present invention relates to methods for forming a silicon structure of increased surface area by forming roughen ed surfaces on opposite sides of the silicon structure. The present invention is also directed to a capacitor having capacitor plates that similarly have an increased surface area on opposite sides thereof.
2. The Relevant Technology
Integrated circuits are found on micro chips and provide the logic and memory of computers and other such intelligent electronic devices. These integrated circuits are now being formed with an improved efficiency that has made computers and other intelligent electronic devices more affordable. Continual progress in integrated circuit manufacturing processes has also led to an increasingly smaller scale and a greater functionality of intelligent electronic devices.
Integrated circuits are currently manufactured by an elaborate process in which semiconductor devices, insulating films, and patterned conducting films are sequentially constructed in a predetermined arrangement on a semiconductor substrate. In the context of this document, the term “semiconductor substrate” is defined to mean any construction comprising semi conductive material, including but not limited to bulk semi conductive material such as a semi conductive wafer, either alone or in assemblies comprising other materials thereon, and semi conductive material layers, either alone or in assemblies comprising other materials. The term “substrate” refers to any supporting structure including but not limited to the semiconductor substrates described above. The conventional semiconductor devices which are formed on the semiconductor wafer include capacitors, resistors, transistors, diodes, and the like. In advanced manufacturing of integrated circuits, hundreds of thousands of these semiconductor devices are formed on a single semiconductor wafer.
The computer and electronics industry is constantly under market demand to increase the speed at which integrated circuits operate, to increase the capabilities of integrated circuits, and to reduce the cost of integrated circuits. One manner of accomplishing this task is to increase the density with which the semiconductor devices can be formed on a given surface area of a single semiconductor wafer. In so doing, the semiconductor devices must be decreased in dimension in a process known as miniaturization. In order to meet market demands and further the miniaturization of integrated circuits, the processes by which the semiconductor devices are formed are in need of improvement.
The capacitor is a structure which is frequently formed in integrated circuit manufacturing and for which an improved method of formation is needed. The capacitor is formed with a storage node, a cell plate, and an intervening dielectric layer. The storage node and the cell plate are typically patterned out of polysilicon by conventional photolithography and dry etching. The dielectric layer is formed in an intervening process between the formation of the storage node and the cell plate, typically by chemical vapor deposition (CVD) of silicon nitrite through exposure of the polysilicon of the storage node to oxygen at an elevated temperature.
An important consideration in forming capacitors in integrated circuits is surface area. A large surface area of the storage node and cell plate is necessary in order to provide high capacitance and therefore optimal performance of the capacitor. Balanced against this need is the competing requirement that the capacitor also occupy a minimum of space on the silicon substrate of a semiconductor wafer on which the capacitor is formed. One manner in which the semiconductor industry has approached minimal space capacitor formation is to form the capacitor at a significant distance above the silicon substrate. When so doing, one of the storage node and the cell plate are typically wrapped around the other, forming what is known as a stacked capacitor.
While the use of stacked capacitors has effectively increased capacitor surface area, one further problem common with the various configurations of stacked capacitors and the processes used to form them is that the processes are generally complicated and lengthy, thereby increasing the opportunities for defect conditions to occur and driving up integrated circuit manufacturing cost. Generally, the greater the surface area provided by the process, the more elaborate and expensive the process is.
Thus, even stacked capacitors are reaching the limits of usable surface area that can be provided in a cost effective manner.
Consequently, an improved method is needed which forms a capacitor of a large surface area and which forms the capacitor in a manner that occupies a minimum of space on the silicon substrate. In addition, such a method is needed which can be conducted in a simple and cost effective manner.
BRIEF SUMMARY OF THE INVENTION
A method is provided herein for forming a silicon structure on a semiconductor substrate with a pair of exposed surfaces that are roughen ed so as to increase the surface area thereon. In one embodiment a capacitor storage node is formed with roughen ed inner and outer opposing surfaces which together provide increased surface area and increased charge retention.
The method of the present invention initially involves providing a semiconductor substrate and forming thereon a charge conducting region to which the capacitor storage node will be electrically connected. In the embodiment to be discussed, the semiconductor substrate comprises a silicon substrate of a semiconductor wafer and the charge conducting region comprises an active region located on the semiconductor substrate. Also in the embodiment to be discussed, a pair of gate stacks are formed on the silicon substrate, one at either side of the active region, and a polysilicon plug is formed between the gate stacks and in electrical connection with the active region. An insulating layer is formed over the gate stacks, the polysilicon plug, and the active region. The insulating layer is plagiarized to a height that corresponds to a height to which the capacitor storage node is to extend above the gate stacks. A recess is formed in the insulating layer above the semiconductor substrate where the capacitor is to be formed.
Subsequently under the method of the present invention, a volume of silicon-containing material is formed so as to line the sides and bottom of the recess. In the embodiment being discussed, the volume of silicon-containing material comprises a polysilicon layer that is preferably formed as a blanket layer that partially fills the recess. A portion of the polysilicon layer is also formed on the surface of the insulating layer above the recess. The polysilicon layer is formed with a thickness selected in accordance with a desired thickness of a free-standing wall of the capacitor storage node that is to be formed.
Once the polysilicon layer is formed, a layer of hemispheric al grain polysilicon (HSG) or cylindrical grain polysilicon (CSG) is deposited on the surface thereof, preferably with chemical vapor deposition (CVD). The layer of HSG or CSG polysilicon provides a roughen ed texture of the surface of the layer of polysilicon.
An alternative technique for providing a roughen ed texture of the surface of the layer of polysilicon is a seed and anneal process. In the seed and anneal process, CVD of a silicon hydride such as silane is used to deposit the silicon hydride upon the surface of the polysilicon layer. A heat treatment process caused the silane to mobilize the silicon material of the silane so as to agglomerate into crystals. The result is a roughen ed texture.
Next, the portion of the polysilicon layer that was formed on the surface of the insulating layer is removed. To do so, a height reduction process is conducted, and in preparation for the height reduction process, the recess is filled with photo resist or o

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Doped silicon structure with impression image on opposing... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Doped silicon structure with impression image on opposing..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Doped silicon structure with impression image on opposing... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3026310

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.