Electrical computers and digital data processing systems: input/ – Input/output data processing – Direct memory accessing
Reexamination Certificate
2006-11-28
2008-10-07
Shin, Christopher B. (Department: 2181)
Electrical computers and digital data processing systems: input/
Input/output data processing
Direct memory accessing
C710S034000, C710S308000
Reexamination Certificate
active
07433977
ABSTRACT:
A DMA controller maintains a count of data transferred in each DMA operation, and saves the transferred data count at the end of the DMA operation. The DMA controller may then begin a subsequent DMA transfer operation, without waiting for a processor to read the transferred data count. The transferred data count may be written to memory at an address specified in a transferred data count save address register; may be saved to a transferred data count register dedicated to the DMA channel; or may be saved to a transferred data count register shared between two or more DMA channels. The processor may read the transferred data count and, if applicable, clear the relevant transfer data count register, subsequent to the DMA controller beginning another DMA operation on that DMA channel.
REFERENCES:
patent: 4942515 (1990-07-01), Marzucco et al.
patent: 5151999 (1992-09-01), Marzucco et al.
patent: 5333294 (1994-07-01), Schnell
patent: 5568614 (1996-10-01), Mendelson et al.
patent: 5761453 (1998-06-01), Anderson et al.
patent: 5828856 (1998-10-01), Bowes et al.
patent: 6154793 (2000-11-01), MacKenna et al.
patent: 6199121 (2001-03-01), Olson et al.
patent: 6230215 (2001-05-01), Fadavi-Ardekani et al.
patent: 6253261 (2001-06-01), Murphy
patent: 6622183 (2003-09-01), Holm
patent: 6629164 (2003-09-01), Rustad et al.
patent: 2002/0026544 (2002-02-01), Miura
patent: 2003/0070011 (2003-04-01), Naruse et al.
patent: 2003/0088718 (2003-05-01), Higuchi
patent: 0 422 776 (1991-04-01), None
patent: 1 111 512 (2001-06-01), None
patent: 63293657 (1988-11-01), None
patent: 63293658 (1998-11-01), None
Qiao, Lufeng and Wang, Zhigong, “Design of DMA Controller for Multichannel PCI Bus Frame Engine and Data Link Manager.” Conference on Communications, Circuits and Systems and West Sino Expositions, IEEE 2002 International, Jun. 2002, pp. 1481-1485, vol. 2.
Co-pending U.S. Appl. No. 11/751,109, filed May 21, 2007.
Barrow David E.
Roberts Clarence V.
Coats & Bennett P.L.L.C.
Shin Christopher B.
Telefonaktiebolaget LM Ericsson (publ)
LandOfFree
DMAC to handle transfers of unknown lengths does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with DMAC to handle transfers of unknown lengths, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and DMAC to handle transfers of unknown lengths will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-4011096