Fishing – trapping – and vermin destroying
Patent
1992-01-17
1993-10-05
Chaudhuri, Olik
Fishing, trapping, and vermin destroying
437 12, 437 24, 437160, 156612, 156613, H01L 21205
Patent
active
052504450
ABSTRACT:
A semiconductor wafer (32) is patterned to have gettering areas (36-38) selectively positioned proximate devices (44-46) which require gettering. The areas (36-38) comprise germanium-doped silicon having a germanium concentration of approximately 1.5%-2.0%. The germanium creates a lattice mismatch between the substrate (32) and an epitaxial layer (34) which is sufficient to produce defects capable of gettering contaminants. The gettering areas (36-38) may be formed by selective deposition, selective etching, ion-implantation or selective diffusion techniques.
REFERENCES:
patent: 3515956 (1970-06-01), Martin et al.
patent: 3874936 (1975-04-01), d'Hervilly et al.
patent: 3895965 (1975-07-01), MacRae et al.
patent: 3969744 (1976-07-01), Nicholas et al.
patent: 3976512 (1976-08-01), DeNora et al.
patent: 4082571 (1978-04-01), Graul et al.
patent: 4114256 (1978-09-01), Thibault et al.
patent: 4567645 (1986-02-01), Cavanagh et al.
patent: 4668304 (1987-05-01), Shachameyer et al.
patent: 4885257 (1989-12-01), Matsushita
patent: 5094963 (1992-03-01), Hiraguchi et al.
Poponiak et al. "Gettering technique resulting in defect free devices", IBM Tech. Disc. Bull. vol. 16 No. 4, Sep. 1973, p. 1063.
Wolf, "Silicon Processing for the VLSI Era", vol. 1, pp. 141-142, Lattice Press, 1986.
Poponiak et al., "Gettering Utilizing Implant Damage and Highly Disordered Epitaxial Layer", IBM Tech. Disc. Bull., vol. 19, No. 6, Nov. 1976, pp. 2052-2053.
Herzog et al., "X-Ray Investigation of Boron- and Germanium Doped Silicon Epitaxial Layers," J. Electrochem. Soc., vol. 131, No. 12, 1984, pp. 2969-2974.
Wolf et al. Silicon Processing for the VLSI Era, Lattice Press, Sunset Beach, Calif., 1986, pp. 516-518.
Germanium Doped Silicon Misfit Dislocation Gettering and Strain Layer Superlattice Structures via Conventional CVD Epitaxy, Electrochemical Society, vol. 88-1 (May 15-20, 1988), Kenneth E. Bean et al., pp. 1-22.
Bean Kenneth E.
Malhi Satwinder S.
Runyan Walter R.
Chaudhuri Olik
Donaldson Richard L.
Matsil Ira S.
McCormack Brian C.
Ojan Ourmazd S.
LandOfFree
Discretionary gettering of semiconductor circuits does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Discretionary gettering of semiconductor circuits, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Discretionary gettering of semiconductor circuits will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1003249