Pulse or digital communications – Synchronizers – Phase displacement – slip or jitter correction
Reexamination Certificate
2000-10-05
2004-02-17
Bayard, Emmanuel (Department: 2631)
Pulse or digital communications
Synchronizers
Phase displacement, slip or jitter correction
C327S156000
Reexamination Certificate
active
06693987
ABSTRACT:
FIELD OF THE INVENTION
This invention relates to Phase-locked loops (PLL's), and more particularly to digitally-tuned dual PLL's.
BACKGROUND OF THE INVENTION
Accurate clocks are often used to synchronize the timing of operations and data transfers. A crystal oscillator can be used to generate a clock at a base frequency, which is then divided or multiplied to create one or more clocks with desired frequencies. External clock can be received and likewise divided or multiplied to produce internal clocks.
Clocks are typically generated from oscillator outputs using phase-locked loops (PLL's). PLLs are one of the most widely use building blocks in digital systems today. See for example, U.S. Pat. No. 6,124,741 by Arcus, and assigned to Pericom Semiconductor Corp. of San Jose, Calif.
FIG. 1
illustrates a typical PLL. Phase detector
10
receives a reference-clock input from an external oscillator or clock source. The phase and frequency of the reference clock is compared to the phase and frequency of a feedback clock generated by voltage-controlled oscillator (VCO)
14
. The feedback clock can be the output clock generated by the PLL, or a divided-down derivative of the output clock from VCO
14
.
Phase detector
10
outputs up and down signals UP, DN when the phase or frequency of one input does not match the phase or frequency of the other input. These up and down signals cause charge pump
12
to add or remove charge from filter capacitor
19
, which integrates the charge. As charge is added or removed from filter capacitor
19
, the voltage input to VCO
14
is increased or decreased. VCO
14
responds by increasing or decreasing the frequency of the output clock. The feedback clock to phase detector
10
is likewise changed by VCO
14
.
As charge pump
12
adds or removes charge from filter capacitor
19
, altering control voltage V
CTL
input to VCO
14
, the phase and frequency of the feedback clock are adjusted until the reference clock is matched. Then phase detector
10
stops generating up and down signals to charge pump
12
, until charge leaks off filter capacitor
19
or the reference clock changes.
Often the reference or input frequency is not exactly the same as the desired output frequency. The reference frequency may be divided or multiplied to obtain the output frequency, but the desired output frequency may still not be a multiple or divisor of the reference frequency. For example, the desired frequency may be an abstract frequency completely unrelated to the reference frequency. In the past, the system designer chose the reference frequency to be an exact multiple or divisor of the desired frequency.
Various PLL's with multiple loops have been developed. See U.S. Pat. No. 5,943,382 by Li et al., U.S. Pat. No. 5,393,250 by Imaizumi et al., U.S. Pat. No. 5,075,639 by Taya, and U.S. Pat. No. 5,317,284 by Yang. While useful, a dual-loop PLL that outputs a clock with a finely-adjustable frequency is desired.
A widely used building-block is the digital-to-analog converter (DAC). DAC's have been used at interfaces between digital and analog parts of a system, such as for converting digital codes to analog voltages. A variety of real-world analog devices such as audio speakers, motors, video displays, and phone lines can then be driven. While useful in such applications, DAC's are not generally used for generating clock signals. However, see U.S. Pat. No. 5,881,111 by Anzai, which uses a pair of D/A and A/D converters in a loop in a frequency sweep circuit. Also see U.S. Pat. No. 5,329,251 by Llewellyn, which teaches a DAC used with a multiple-PLL clock recovery circuit.
In some applications, it is desired to finely-tune the output frequency. Digital tuning of the output frequency is desired. It is desired to use a digital code word to select from a range of possible output frequencies. It is useful to digitally tune the output frequency without requiring any change to the reference frequency. Digital adjustment of the output frequency is desirable. A PLL that uses a fixed reference frequency input, but that can generate a range of finely-tuned output frequencies, is desirable.
REFERENCES:
patent: 4516084 (1985-05-01), Crowley
patent: 4724476 (1988-02-01), Nakagawa et al.
patent: 5231475 (1993-07-01), Ritter et al.
patent: 5262957 (1993-11-01), Hearn
patent: 5329251 (1994-07-01), Llewellyn
patent: 5422604 (1995-06-01), Jokura
patent: 5479073 (1995-12-01), Mamiya et al.
patent: 5566204 (1996-10-01), Kardontchik et al.
patent: 5572168 (1996-11-01), Kasturia
patent: 5610558 (1997-03-01), Mittel et al.
patent: 5659586 (1997-08-01), Chun
patent: 5809397 (1998-09-01), Harthcock et al.
patent: 5838205 (1998-11-01), Ferraiolo et al.
patent: 5881111 (1999-03-01), Anzai
patent: 5943382 (1999-08-01), Li et al.
patent: 5950115 (1999-09-01), Momtaz et al.
patent: 6064869 (2000-05-01), Davis et al.
patent: 6097560 (2000-08-01), Tanaka et al.
patent: 6115586 (2000-09-01), Bezzam et al.
patent: 6188258 (2001-02-01), Nakatani
patent: 6204732 (2001-03-01), Rapoport et al.
patent: 6570948 (2003-05-01), Marshall
Auvinen Stuart T.
Bayard Emmanuel
Pericom Semiconductor Corp.
LandOfFree
Digital-to-analog DAC-driven phase-locked loop PLL with... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Digital-to-analog DAC-driven phase-locked loop PLL with..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Digital-to-analog DAC-driven phase-locked loop PLL with... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3322081