Pulse or digital communications – Synchronizers – Phase displacement – slip or jitter correction
Reexamination Certificate
1998-08-04
2002-05-07
Corrielus, Jean (Department: 2631)
Pulse or digital communications
Synchronizers
Phase displacement, slip or jitter correction
C327S148000, C327S150000
Reexamination Certificate
active
06385265
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to phase-locked loops (PLLs) generally and, more particularly, to a charge pump that may be used in a PLL.
BACKGROUND OF THE INVENTION
Phase-locked loop (PLL) based clock recovery systems often employ charge pumps as internal circuitry. A low static phase offset in the PLL leads to longer possible transmission lengths due to the more ideal sampling point of the incoming data.
Referring to
FIG. 1
, a circuit
10
illustrating a typical charge pump is shown. The circuit
10
receives a signal PUMPUP and PUMPDN, which can be divided into pairs of signals PUMPUPP and PUMPUPN, and PUMPDND and PUMPDNN, respectively. The non-filter drain of the current steering differential pairs is tied to a fixed voltage (i.e., VMID) which is most likely different from the other drain of the differential pair (i.e., FILTU and FILTD). When the signal PUMPUP and the signal PUMPDN transition, the sources of the differential pairs (i.e., NSRC_P_U, NSRC_N_U, NSRC_P_D, and NSRC_N_D) move from one voltage to another, based upon the difference between the signals FILTU and FILTD and the signal VMID. The greater the difference between the signals FILTU/FILTD and the signal VMID, the more the source nodes move. The net result is a mismatch between the signal FILTU_PUMP and the signal FILTD_PUMP. The common mode correction circuit (i.e., the transistors connected to the signals CM_PBIAS and CM_BIAS) may cancel some not all the mismatch. The rest of the mismatch results in static phase offset.
Another disadvantage with the circuit
10
is the lack of cascoded current sources. Due to the low output impedance of a single device, noticeable current variations can occur with changes in the signals FILTU and FILTD. This can also result in static phase offset. The use of the signal VMID on the gate of one side of the differential pair reduces the operating frequency of the pump, which becomes significant at lower voltages. Using differential switching increases the operating frequency of the device, or allows the same operating frequency at lower operating voltages. In addition, two common mode signals are needed (i.e., CM
13
PBIAS and CM_NBIAS). This increases the complexity of the common mode control circuit.
Referring to
FIG. 2
, a circuit
50
is shown illustrating another conventional buffering method. The circuit
50
comprises a voltage source
52
, a voltage source
54
, a switch S
1
, a switch S
2
, a switch S
3
, a switch S
4
and a comparator
56
. The circuit
50
is a single-ended system, which is more sensitive to voltage supply noise and has a smaller dynamic range of operation when compared with the circuit of FIG.
1
. The smaller dynamic range of operation requires a voltage controlled oscillator (VCO) to have a higher gain, which in turn increases the noise sensitivity.
SUMMARY OF THE INVENTION
The present invention concerns a circuit and method comprising a charge pump having a first and a second differential element. The charge pump may be configured to generate a first and a second output signal in response to the first and second differential elements. The first differential element may comprise (i) a first unity gain buffer and (ii) a first and a second transistor pair configured to receive a first and second control signal. The second differential element may comprise (i) a second unity gain buffer and (ii) a third and a fourth transistor pair configured to receive the first and second control signals. The first and second unity gain buffers may stabilize the source nodes of each of the transistors pairs.
The objects, features and advantages of the present invention include a charge pump that may be used in a phase-locked loop that may provide (i) reduced static phase offset,(ii) fewer noise sources, (iii) an increased operating frequency that may compensate for lower supply voltages, (iv) lower voltage operation, and (v) may be implemented using a smaller die area.
REFERENCES:
patent: 4692718 (1987-09-01), Roza et al.
patent: 4884042 (1989-11-01), Menon et al.
patent: 5101117 (1992-03-01), Johnson et al.
patent: 5103191 (1992-04-01), Werker
patent: 5412349 (1995-05-01), Young et al.
patent: 5446867 (1995-08-01), Young et al.
patent: 5477193 (1995-12-01), Burchfield
patent: 5495207 (1996-02-01), Novof
patent: 5550493 (1996-08-01), Miyanishi
patent: 5619161 (1997-04-01), Novof et al.
patent: 5621374 (1997-04-01), Harkin
patent: 5631591 (1997-05-01), Bar-Niv
patent: 5677648 (1997-10-01), Jones
patent: 5736880 (1998-04-01), Bruccoleri et al.
patent: 5736892 (1998-04-01), Lee
patent: 5740213 (1998-04-01), Dreyer
patent: 5828262 (1998-10-01), Rees
patent: 5903195 (1999-05-01), Lukes et al.
patent: 6043695 (2000-03-01), O'Sullivan
Johnson et al., A variable Delay Line PLL for CPU-Coprocessor Synchronization, Oct. 1988, pp. 333-338.
Young et al., A PLL Clock Generator with 5 to 110 MHz of Lock Range for Microprocessors, Nov. 1992, pp. 1599-1607.
Duffy Michael L.
Kruczkowski Phillip J.
Moyal Nathan Y.
Prakash Jaideep
Williams Bertrand J.
Bayard Emmanuel
Corrielus Jean
Cypress Semiconductor Corp.
Maiorana P.C. Christopher P.
LandOfFree
Differential charge pump does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Differential charge pump, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Differential charge pump will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2863621